## **Reference Guide** P/N 223147 Revision AA April 2004 ### Copyright The information in this publication is subject to change without notice. Force Computers, GmbH reserves the right to make changes without notice to this, or any of its products, to improve reliability, performance, or design. Force Computers, GmbH shall not be liable for technical or editorial errors or omissions contained herein, nor for indirect, special, incidental, or consequential damages resulting from the furnishing, performance, or use of this material. This information is provided "as is" and Force Computers, GmbH expressly disclaims any and all warranties, express, implied, statutory, or otherwise, including without limitation, any express, statutory, or implied warranty of merchantability, fitness for a particular purpose, or non-infringement. This publication contains information protected by copyright. This publication shall not be reproduced, transmitted, or stored in a retrieval system, nor its contents used for any purpose, without the prior written consent of Force Computers, GmbH. Force Computers, GmbH assumes no responsibility for the use of any circuitry other than circuitry that is part of a product of Force Computers, GmbH. Force Computers, GmbH does not convey to the purchaser of the product described herein any license under the patent rights of Force Computers, GmbH nor the rights of others. Copyright© 2004 by Force Computers, GmbH. All rights reserved. The Force logo is a trademark of Force Computers, GmbH. IEEE® is a registered trademark of the Institute for Electrical and Electronics Engineers, Inc. PICMG®, CompactPCI®, and the CompactPCI logo are registered trademarks and the PICMG logo is a trademark of the PCI Industrial Computer Manufacturer's Group. AdvancedTCA and ATCA are trademarks of the PCI Computer Manufacturer's Group. MS-DOS®, Windows95®, Windows98®, Windows2000®, Windows NT®, windows Swever 2003® and Windows XP® are registered trademarks and the logos are a trademark of the Microsoft Corporation. Intel® and Pentium® are registered trademarks and the Intel logo is a trademark of the Intel Corporation. SPARC® is a registered trademark, the SPARC logo is a trademark and Ultra SPARC® is a registered trademark of SPARC International, Inc. PowerPC® is a registered trademark and the PowerPC logo is a trademark of International Business Machines Corporation. AltiVec® is a registered trademark and the AltiVec logo is a trademark of Motorola, Inc. Solaris<sup>TM</sup> is a trademark of SUN Microsystems, Inc. The Linux Kernel is a Copyright<sup>®</sup> of Linus B. Torvalds under the terms of the General Public License (GPL). GoAhead® is a registered trademark of GoAhead Software, Inc. and SelfReliant $^{TM}$ and Self Availability $^{TM}$ are trademarks of GoAhead Software, Inc. LynxOS® and BlueCat® are registered trademarks of LynuxWorks, Inc. Tornado®, VxWorks®, Wind®, WindNavigator®, Wind River Systems®, Wind River Systems® and design, WindView®, WinRouter® and Xmath® are registered trademarks or service marks of Wind River Systems. Inc. Envoy<sup>TM</sup>, the Tornado logo, Wind River<sup>TM</sup>, and Zinc<sup>TM</sup> are trademarks or service marks of Wind River Systems, Inc. Sony® is a registered trademark of Sony Corporation, Japan. Ethernet<sup>TM</sup> is a trademark of Xerox Corporation. Other product names mentioned herein may be trademarks and/or registered trademarks of their respective companies. #### World Wide Web: www.fci.com 24-hour access to on-line manuals, driver updates, and application notes is provided via SMART, our SolutionsPLUS customer support program that provides current technical and services information. ## Headquarters #### **The Americas** **Force Computers Inc.** 4211 Starboard Drive Fremont CA 94538 Tel.: +1 (510) 624-5300 Fax: +1 (510) 624-5301 Email: support@fci.com #### **Europe** **Force Computers GmbH**Lilienthalstr. 15 D-85579 Neubiberg/München Tel.: +49 (89) 608 14-0 Fax: +49 (89) 609 77 93 Email: support-de@fci.com #### Asia Force Computers Japan K.K. Shibadaimon MF Bldg. 4F Shiba Daimon 2–1–16 Minato-ku, Tokyo 105–0012 Tel.: +81 (03) 3437 3948 Fax: +81 (03) 3437 3968 Email: support-de@fci.com 223147 420 000 AA ## **Contents** ## **Using this Guide** ### **Other Sources of Information** ## **Safety Notes** ## Sicherheitshinweise ### 1 Introduction | | Features | 30 | |---|----------------------------|------| | | Standard Compliances | 31 | | | Ordering Information | 32 | | | Product Nomenclature | . 32 | | | Order Numbers | . 32 | | 2 | Installation | | | | Action Plan | 36 | | | Requirements | | | | Environmental Requirements | . 37 | | | Power Requirements | . 38 | | | Hardware Accessories | 39 | | | IOBP | . 39 | | | Memory Modules | . 40 | | | PMC Module | . 40 | | | Installalling a PMC Module | | | | Removing a PMC Module | | | | Hard Disk | . 44 | | SCSI-U160 Cable | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | RS-422 Cable | 44 | | PS/2 Splitter Cable | | | Switch Settings | 45 | | Board Installation | 47 | | Backplane Configuration | | | Installing the CPU Board | 48 | | Removing the CPU Board | 48 | | Powering Up PLCC PROM and Flash Memory Device | | | Installing Solaris | 50 | | Solaris Driver Package | 51 | | FRCgei | | | FRCvme | | | | h'3 | | FRCflash | | | FRCctrl FRCplatmod | | | FRCctrl | 54<br>54<br><b>ors</b> | | FRCctrl FRCplatmod Controls, Indicators, and Connect | 54<br>54<br>Ors<br>56 | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs | | | FRCctrl FRCplatmod FRCplatmod FRCplatmod Front Panel LEDs | | | FRCctrl FRCplatmod FRCplatmod FRCplatmod Front Panel LEDs | | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse | | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse Ethernet | | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse | | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse Ethernet | 54 559 59 59 60 | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse Ethernet SCSI | 54 | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse Ethernet SCSI On-Board Connectors | 54 559 59 59 60 60 62 | | FRCctrl FRCplatmod Controls, Indicators, and Connect Front Panel LEDs Key Connectors Serial I/O Keyboard/Mouse Ethernet SCSI On-Board Connectors PMC | 54 554 Ors 56 57 58 59 59 60 60 60 62 | ## 4 Devices' Features and Data Paths | Block Diagram | 69 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | UltraSPARC IIi+ Processor | 70 | | Interrupt Controller | 71 | | PCI Bus A | 72 | | Ethernet Controller | 72 | | SCSI Controller | 72 | | SENTINEL64 PCI-to-PCI Bridge | 72 | | PCI-to-VME Bridge | 73 | | PCI Bus B | 74 | | Ethernet Controller | 74 | | Southbridge | 74 | | PCIO-2 Controller | 74 | | EBus Interface | | | Media Independent Interface | | | USB Interfaces | /5 | | | | | EBus | 76 | | <b>EBus</b> | | | | 76 | | FPGA | | | FPGA Watchdog Timer Temperature Sensor Control | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching LED and Switch Control | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching LED and Switch Control Reset Control | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching LED and Switch Control Reset Control PLCC PROM and Flash Memory Device | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching LED and Switch Control Reset Control PLCC PROM and Flash Memory Device Real-Time Clock and NVRAM | | | FPGA Watchdog Timer Temperature Sensor Control Local I2C Interface Ethernet Interface 1/3 Switching LED and Switch Control Reset Control PLCC PROM and Flash Memory Device Real-Time Clock and NVRAM Serial Controller | | 5 | CORE Commands | | |---------------------------------------------|-----| | CORE Commands | | | POST | | | OpenBoot | | | Boot Devices | | | OBDIAG | | | Executing OBDIAG | | | Terminating OBDIAG | | | OBDIAG Commands | | | VxWorks Support | 91 | | NVRAM Boot Parameters | 92 | | Diagnostics | 93 | | SCSI Bus | | | All SCSI Buses | | | Single Device | | | Group of Devices | | | Clock | | | Network | | | IDE Devices | | | | | | Displaying System Information | 96 | | Ethernet Address and Host ID | | | ID PROM | | | Resetting the System | 98 | | Activating OpenBoot Help | 99 | | Maps and Registers | | | Interrupt Map | 103 | | Physical Memory Map | 105 | | UltraSPARC-IIi+ Physical Address Memory Map | | | Memory Address Map | 105 | | MEHIOLA VOOLE99 MICO | | | UltraSPARC-III+ Internal CSR Space | . 106 | |--------------------------------------------|-------| | PCI Bus Address Map | . 107 | | PCIO-2 Address Map | . 107 | | System Configuration Registers | | | Overview of System Configuration Registers | | | Miscellaneous Control Register | | | User LED Control Registers | | | LED Control Register 1 | | | LED Control Register 2 | | | LED Control Register 3 | | | LED Control Register 4 | | | External Failure Status Register | | | Watchdog Timer Registers | | | Watchdog Timer Control Register | | | Watchdog Timer Control Register | | | Watchdog Timer Status Register | | | Timer Registers | | | Timer Control Register | | | Timer Clear Control Register | | | Timer Status Register | | | Timer Initial Control Registers | | | Timer Counter Status Register | | | Interrupt Registers | | | Interrupt Enable Control Register | | | Interrupt Pending Status Register | | | Reset Register | . 126 | | Board Status Registers | | | Switch 1 and 2 Status Register | | | Switch 3 and 4 Status Register | | | Board Configuration Status Register 1 | | | Board Configuration Status Register 2 | | | Hardware Revision Register | 131 | | I2C Registers | | | Troubleshooting | | ### Α ## **Battery Exchange** ## Index ## **Product Error Report** # **Tables** | Introductio | on | | |--------------|-----------------------------------------------------|-----| | Table 1 | Standard Compliances | 31 | | Table 2 | Product Nomenclature | 32 | | Table 3 | Board Ordering Information | 32 | | Table 4 | Board Accessories Ordering Information | 32 | | Installation | า | | | Table 5 | Environmental Requirements | 37 | | Table 6 | Power Requirements | 38 | | Table 7 | Switch Settings | 45 | | Table 8 | Solaris Patches | 51 | | Table 9 | Devices and Their Appropriate Drivers | 52 | | Table 10 | Flash Segmentation and Write Protection | 54 | | Controls, lı | ndicators, and Connectors | | | Table 11 | Description of Front Panel LEDs | 57 | | Devices' Fe | eatures and Data Paths | | | Table 12 | Reset Sources | 79 | | OpenBoot | Firmware | | | Table 13 | Boot Parameters | 86 | | Table 14 | OpenBoot Aliases for SCSI Devices | 86 | | Table 15 | OpenBoot Aliases for Miscellaneous Devices | 88 | | Table 16 | OBDIAG Commands | 90 | | Table 17 | OpenBoot Configuration Parameters | 92 | | Table 18 | Diagnostic Routines | 93 | | Table 19 | Commands to Display System Information | 97 | | Maps and F | Registers | | | Table 20 | UltraSPARC-IIi+ Main Address Map | 105 | | Table 21 | Main Memory Address Map | | | Table 22 | UltraSPARC-IIi+ Internal CSR Space | | | Table 23 | PCI Bus Address Map | | | Table 24 | PCIO-2 Address Map | 108 | | Table 25 | CPU Board System Configuration Register Address Map | 110 | | Table 26 | Miscellaneous Control Register | 112 | | Table 27 | LED Control Register 1 | | | Table 28 | LED Control Register 2 | 115 | | | | | | Table 29 | LED Control Register 3 | | |----------|---------------------------------------|-----| | Table 30 | LED Control Register 4 | | | Table 31 | External Failure Register | | | Table 32 | Watchdog Timer Control Register | | | Table 33 | Watchdog Timer Trigger Register | 120 | | Table 34 | Watchdog Timer Status Register | 120 | | Table 35 | Timer Control Register | 121 | | Table 36 | Timer Clear Control Register | 122 | | Table 37 | Timer Status Register | 122 | | Table 38 | Timer Initial Control Registers | 123 | | Table 39 | Timer Counter Status Register | 124 | | Table 40 | Interrupt Enable Control Register | 125 | | Table 41 | Interrupt Pending Status Register | 125 | | Table 42 | Reset Status Register | 127 | | Table 43 | Switch 1 and 2 StatusRegister | 128 | | Table 44 | Switch 3 and 4 Status Register | 128 | | Table 45 | Board Configuration Status Register 1 | 130 | | Table 46 | Board Configuration Status Register 2 | 131 | | Table 47 | Hardware Revision Register | 131 | | Table 48 | I2C 1 Register | 132 | | Table 49 | I2C 2 Register | 132 | | | | | # **Figures** | Introduction | | |---------------|------------------------------------------| | Figure 1 | Function Blocks | | Installation | | | Figure 2 | PMC Connectors | | Figure 3 | Location of PMC Voltage Keys | | Figure 4 | Location of Switches on Board's Top Side | | Controls, Inc | dicators, and Connectors | | Figure 5 | Front Panel | | Figure 6 | Serial A Connector Pinout | | Figure 7 | Serial B Connector Pinout | | Figure 8 | SUN-Type Keyboard/Mouse Connector Pinout | | Figure 9 | PS/2 Keyboard Connector Pinout | | Figure 10 | PS/2 Mouse Connector Pinout | | Figure 11 | Ethernet 1 Connector Pinout | | Figure 12 | Ethernet 2 Connector Pinout | | Figure 13 | SCSI 1/2 Connector Pinouts | | Figure 14 | Location of PMC Connectors | | Figure 15 | Location of Memory Module Connectors | | Figure 16 | IDE Connector Pinout | | Figure 17 | Location of VME Connectors | | Figure 18 | P2 VMEbus Connector Pinout Rows Z - B | | Figure 19 | P2 VMEbus Connector Pinout Rows C + D | | Devices' Fea | atures and Data Paths | | Figure 20 | Block Diagram | | OpenBoot F | irmware | | Figure 21 | OpenBoot CORE Overview | | Figure 22 | 48-bit (6-byte) Ethernet Address | | Figure 23 | 32-bit (4-byte) Host ID | ## **Using this Guide** This Reference Guide is intended for users qualified in electronics or electrical engineering. Users must have a working understanding of Peripheral Component Interconnect (PCI), VMEbus, and telecommunications. ### **Conventions** | Notation | Description | |------------------------|----------------------------------------------------------------------------------------------------| | 57 | All numbers are decimal numbers except when used with the notations described below. | | 00000000 <sub>16</sub> | Typical notation for hexadecimal numbers (digits 0 through F), e.g. used for addresses and offsets | | 00002 | Same for binary numbers (digits are 0 and 1) | | x | Generic use of a letter | | n | Generic use of numbers | | n.nn | Decimal number | | Bold | Used to emphasize a word | | Courier | Used for on-screen output | | Courier+Bold | Used to characterize user input | | Italics | For references, table, and figure descriptions | | File > Exit | Notation for selecting a submenu | | <text></text> | Notation for variables and keys | | [text] | Notation for buttons | | | Repeated item | | | Omission of information from example/command that is not necessary at the time being | | | Ranges | | : | Extents | | 1 | Logical OR | | | No danger encountered. Pay attention to important information | | Note: | | | Notation | Description | |----------|---------------------------------------------------------------------------------------| | Caution | Possibly dangerous situation: slight injuries to people or damage to objects possible | | Danger | Dangerous situation: injuries to people or severe damage to objects possible | | Start | Start of a procedure | | Finish | End of a procedure | ## **Abbreviations** | Abbreviation | Description | |--------------|-----------------------------------------------------| | В | | | BGA | Ball Grid Array | | BIB | Board Information Block | | BMC | Base Board Management Controller | | С | | | CAS | Column Address Select | | CSR | Control Status Register | | D | | | DMA | Direct Memory Access | | DRAM | Dynamic Random Access Memory | | E | | | ECC | Error-Correction Code | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EPROM | Erasable Programmable Read Only Memory | | ESD | Electrostatic Sensitive Device | | Abbreviation | Description | |--------------|------------------------------------------------| | F | | | FAE | Field Application Engineers | | FIFO | First In First Out | | FPGA | Field-Programmable Gate Array | | I | | | IBMU | Intelligent Board Management Unit | | ICMB | Intelligent Chassis Management Bus | | ICT | In-Circuit Test | | IDE | Integrated Drive Electronics | | IEC | International Electric Code | | IOBP | Input Output Back Panel | | IOM | I/O Memory Management Unit | | IPMB | Intelligent Platform Management Bus | | IPMI | Intelligent Platform Management Interface | | ISO | International Organization for Standardization | | J | v | | JTAG | Joint Test Access Group | | L | | | LCA | Load Controller Assembly | | LDO | Local Data Output | | LED | Light Emitting Diode | | LVD | Low Voltage Differential | | LVTTL | Low Voltage Transistor Transistor Logic | | M | | | MAC | Media Access Control Layer | | MCU | Memory Control Unit | | MII | Media Independent Interface | | N | | | NEBS | Network Equipment Building Standards | | NMI | Nonmaskable Interrupt | | NVRAM | Nonvolatile Random Access Memory | | 0 | | | OBDIAG | OpenBoot Diagnostics | | P | | | PBM | PCI Bus Module | | PCB | Printed Circuit Board | | PCI | Peripheral Component Interconnect | | PCIO | Peripheral Component Interconnect Input/Output | | PHY | Physical Layer | | Abbreviation | Description | |--------------|---------------------------------------------| | PIE | PCI Interrupt Engine | | PLCC | Plastic Leadless Chip Carrier | | PLL | Phase-Locked Loop | | PMC | PCI Mezzanine Card | | POST | Power-On Self-Test | | PROM | Programmable Read Only Memory | | R | | | RIC | Reset/Interrupt/Clock Controller | | ROM | Read Only Memory | | RTB | Rear Transition Board | | RTC | Real-Time Clock | | RTOS | Real Time Operating System | | S | | | SDRAM | Synchronous DRAM | | SELV | Safety Extra Low Voltages | | SPD | Serial Presence Detect | | SRAM | Static Random Access Memory | | STP | Shielded Twisted Pair | | T | | | TPE | Twisted Pair Ethernet | | U | | | UART | Universal Asynchronous Receiver-Transmitter | | UIC | UPA Interrupt Connector | | USB | Universal Serial Bus | | UTP | Unshielded Twisted Pair | | V | | | VME | Versa Module Eurocard | ## **Revision History** | Order No. | Rev. | Date | Description | |-----------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 220225 | AA | May 2003 | Preliminary<br>Manual | | 220225 | AB | September 2003 | Final release<br>version | | 223147 | AA | April 2004 | Corrected number of SUN patch for audio support. Now it reads 109896-17. Updated order numbers in section "Ordering Information"; added note to abort/reset key description; corrected feature list of FRctrl Solaris driver | ## **Other Sources of Information** For further information refer to: | Company | www. | Document | |------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------| | ALI Corporation | ali.com.tw | ALI M1535D+ Southbridge documentation | | Force Computers | forcecomputers.com | SPARC/IOBP-CPU-56 Installation Guide | | | | SPARC/MEM-550 Installation Guide | | | | ACC/CABLE/SCSI-U160 Installation Guide | | | | ACC/CABLE/RS422 Installation Guide | | IEEE Standards<br>Department | ieee.com | IEEE P1386 Standard Mechanics for a<br>Common Mezzanine Card Family:<br>CMC | | Intel | intel.com | Intel 82540 Ethernet controller specifications | | | | Intel LXT971 PHY device specifications | | LSI Logic | lsilogic.com | 53C1010 SCSI controller specifications | | Maxim | maxim-ic.com | MAX1617 temperature sensor specifications | | STMicroelectronics | st.com | M48T35AV RTC/NVRAM specifications | | National<br>Semiconductor | national.com | PC87307/PC97307 Plug and Play<br>Compatible Super I/O, Preliminary<br>Specification, March 1998 | | PCI Special Interest<br>Group | pcisig.com | PCI Local Bus Specification Rev2.1 | | PICMGPCI Special<br>Interest Group | picmg.org<br>pcisig.com | PCI Local Bus Specification Rev2.2 | | SUN | sun.com | UltraSPARCIIi+ Processor specifications | | | | SUN SME2300 PCIO-2 controller documentation | | Tundra | tundra.com | Universe II documentation | | VITA | vita.com | VME64 Standard ANSI/VITA 1-1994 | | Company | www. | Document | |---------|------------|-------------------------------------------------------------| | | | VME64 Extensions Draft Standard,<br>Draft 1.8, Jun 13, 1997 | | Xilinx | xilinx.com | Spartan XC520XL FPGA specifications | ## **Safety Notes** The text in this chapter is a translation of the "Sicherheitshinweise" chapter This section provides safety precautions to follow when installing, operating, and maintaining the board. We intend to provide all necessary information to install and handle the board in this Installation Guide. However, as the product is complex and its usage manifold, we do not guarantee that the given information is complete. If you need additional information, ask your Force Computers representative. The board has been designed to meet the standard industrial safety requirements. It must not be used except in its specific area of office telecommunication industry and industrial control. Only personnel trained by Force Computers or persons qualified in electronics or electrical engineering are authorized to install, remove or maintain the board. The information given in this manual is meant to complete the knowledge of a specialist and must not be taken as replacement for qualified personnel. #### **EMC** The board has been tested in a Standard Force Computers system and found to comply with the limits for a Class A digital device in this system, pursuant to part 15 of the FCC Rules respectively EN 55022 Class A. These limits are designed to provide reasonable protection against harmful interference when the system is operated in a commercial environment. The board generates and uses radio frequency energy and, if not installed properly and used in accordance with this Installation Guide, may cause harmful interference to radio communications. Operating the system in a residential area is likely to cause harmful interference, in which case the user will be required to correct the interference at his own expense. To ensure proper EMC shielding, always operate the board with the blind panel or with PMC module installed. If boards are integrated into open systems, always cover empty slots. ### **Switch Settings** Switches marked as 'reserved' might carry production-related functions and can cause the board to malfunction if their setting is changed. Therefore, only change settings of switches not marked as 'reserved'. Setting/resetting the switches during operation causes board damage. Therefore, check and change switch settings before you install the board. #### Installation Electrostatic discharge and incorrect board installation and removal can damage circuits or shorten their life. Therefore: - Touching the board or electronic components in a non-ESD protected environment causes component and board damage. Before touching boards or electronic components, make sure that you are working in an ESD-safe environment. - When plugging the board in or removing it, do not press or pull on the front panel but use the handles. - Before installing or removing an additional device or module, read the respective documentation. - Make sure that the board is connected to the VME backplane via all assembled connectors and that power is available on all power pins. ### **Power Up** If an unformatted floppy disk resides in a floppy drive connected to the VME board during power up, the VME board does not boot and the OpenBoot prompt does not appear. Therefore, never boot the VME board with an unformatted floppy disk residing in a floppy drive connected to the VME board. #### **Operation** While operating the board ensure that the environmental and power requirements are met: - To ensure that the operating conditions are met, forced air cooling is required within the chassis environment. - High humdity and condensation on the surface cause short circuits. Only operate the board above 0 °C. Make sure the board is completely dry and there is no moisture on any surface before applying power. #### Replacement/Expansion Only replace or expand components or system parts with those recommended by Force Computers. Otherwise, you are fully responsible for the impact on EMC or any possible malfunction of the product. Check the total power consumption of all components installed (see the technical specification of the respective components). Ensure that any individual output current of any source stays within its acceptable limits (see the technical specification of the respective source). #### **RJ-45 Connector** The RJ-45 connector on the front panel must only be used for twisted-pair Ethernet (TPE) connections. Connecting a telephone to such a connector may destroy your telephone as well as your board. Therefore: - Clearly mark TPE connectors near your working area as network connectors - Only connect TPE bushing of the system to safety extra low voltage (SELV) circuits. - Make sure that the length of the electric cable connected to a TPE bushing does not exceed 100 meter. If you have further questions, ask your system administrator. ### **Battery** If a lithium battery on the board has to be exchanged (see Appendix Battery Exchange), observe the following safety notes: - Wrong battery exchange may result in a hazardous explosion and board damage. Therefore, always use the same type of lithium battery as is installed and make sure the battery is installed as described. - Exchanging the battery after seven years of actual battery use have elapsed results in data loss. Therefore, exchange the battery before seven years of actual battery use have elapsed. • Exchanging the battery always results in data loss of the devices which use the battery as power backup. Therefore, back up affected data before exchanging the battery. #### **Environment** Always dispose of used batteries and/or old boards according to your country's legislation, if possible in an environmentally acceptable way. ### Sicherheitshinweise Dieser Abschnitt enthält Sicherheitshinweise, die bei Einbau, Betrieb und Wartung des Boards zu beachten sind. Wir sind darauf bedacht, alle notwendigen Informationen, die für die Installation und den Betrieb erforderlich sind, in diesem Handbuch bereit zu stellen. Da es sich jedoch bei dem Board um ein komplexes Produkt mit vielfältigen Einsatzmöglichkeiten handelt, können wir die Vollständigkeit der im Handbuch enthaltenen Informationen nicht garantieren. Falls Sie weitere Informationen benötigen sollten, wenden Sie sich bitte an die für Sie zuständige Geschäftsstelle von Force Computers. Das Board erfüllt die für die Industrie geforderten Sicherheitsvorschriften und darf ausschliesslich für Anwendungen in der Telekommunikationsindustrie und im Zusammenhang mit Industriesteuerungen verwendet werden. Einbau, Wartung und Betrieb dürfen nur von durch Force Computers ausgebildetem oder im Bereich Elektronik oder Elektrotechnik qualifiziertem Personal durchgeführt werden. Die in diesem Handbuch enthaltenen Informationen dienen ausschliesslich dazu, das Wissen von Fachpersonal zu ergänzen, können es aber in keinem Fall ersetzen. #### **EMV** Das Board wurde in einem Force Computers Standardsystem getestet. Es erfüllt die für digitale Geräte der Klasse A gültigen Grenzwerte in einem solchen System gemäß den FCC-Richtlinien Abschnitt 15 bzw. EN 55022 Klasse A. Diese Grenzwerte sollen einen angemessenen Schutz vor Störstrahlung beim Betrieb des Boards in Gewerbe- sowie Industriegebieten gewährleisten. Das Board arbeitet im Hochfrequenzbereich und erzeugt Störstrahlung. Bei unsachgemäßem Einbau und anderem als in diesem Handbuch beschriebenen Betrieb können Störungen im Hochfrequenzbereich auftreten. Warnung! Dies ist eine Einrichtung der Klasse A. Diese Einrichtung kann im Wohnbereich Funkstörungen verursachen. In diesem Fall kann vom Betreiber verlangt werden, angemessene Maßnahmen durchzuführen. Wenn Sie das Board ohne PMC Modul verwenden, schirmen Sie freie Steckplätze mit einer Blende ab, um einen ausreichenden EMV Schutz zu gewährleisten. Wenn Sie Boards in Systeme einbauen, schirmen Sie freie Steckplätze mit einer Blende ab. #### Schaltereinstellungen Das Ändern der mit 'reserved' gekennzeichneten Schalter kann zu Störungen im Betrieb des Boards führen. Ändern Sie die Schaltereinstellungen der mit 'reserved' gekennzeichneten Schalter nicht, da diese Schalter mit produktionsrelevanten Funktionen belegt sein können, die im normalen Betrieb Störungen auslösen könnten. Das Ändern der Schaltereinstellungen während des laufendes Betriebs kann das Board beschädigen. Prüfen und ändern Sie die Schaltereinstellungen, bevor Sie das Board installieren. #### Installation Elektrostatische Entladung und unsachgemäßer Ein- und Ausbau des Boards kann Schaltkreise beschädigen oder ihre Lebensdauer verkürzen. Beachten Sie deshalb die folgenden Punkte: - Berühren Sie das Board oder elektrische Komponenten in einem nicht ESD-geschützten Bereich, kann dies zu einer Beschädigung des Boards führen. Bevor Sie Boards oder elektronische Komponenten berühren, vergewissern Sie sich, dass Sie in einem ESD-geschützten Bereich arbeiten. - Drücken Sie beim Ein- oder Ausbau des Boards nicht auf die Frontplatte, sondern benutzen Sie die Griffe. - Lesen Sie vor dem Ein- oder Ausbau von zusätzlichen Geräten oder Modulen das dazugehörige Benutzerhandbuch. - Vergewissern Sie sich, dass das Board über alle Stecker an die VME Backplane angeschlossen ist und alle Spannungskontakte mit Strom versorgt werden. #### **Booten** Befindet sich während des Bootens eine unformatierte Diskette in einem mit dem VME Board verbundenen Diskettenlaufwerk, bootet das VME Board nicht, und die OpenBoot-Eingabeaufforderung erscheint nicht. Booten Sie deshalb niemals das VME Board, wenn sich eine unformatierte Diskette in einem mit dem VME Board verbundenen Diskettenlaufwerk befindet. #### **Betrieb** Achten Sie darauf, dass die Umgebungs- und die Leistungsanforderungen während des Betriebs eingehalten werden: - Um zu gewährleisten, dass die Anforderungen während des Betriebs eingehalten werden, ist eine Luftkühlung notwendig - Betreiben Sie das Board nur innerhalb der angegebenen Grenzwerte für die relative Luftfeuchtigkeit und Temperatur, da durch hohe Luftfeuchtigkeit Kurzschlüsse entstehen können. Stellen Sie vor dem Einschalten des Stroms sicher, dass sich auf dem Board kein Kondensat befindet und betreiben Sie das Board nicht unter 0 °C. Wenn Sie das Board in Gebieten mit starker elektromagnetischer Strahlung betreiben, stellen Sie sicher, dass das Board mit dem System verschraubt ist und das System durch ein Gehäuse abgeschirmt wird. Stellen Sie sicher, dass Anschlüsse und Kabel des Boards während des Betriebs nicht versehentlich berührt werden können. #### Austausch/Erweiterung Verwenden Sie bei Austausch oder Erweiterung nur von Force Computers empfohlene Komponenten und Systemteile. Andernfalls sind Sie für mögliche Auswirkungen auf EMV oder Fehlfunktionen des Produktes voll verantwortlich. Überprüfen Sie die gesamte aufgenomme Leistung aller eingebauten Komponenten (siehe die technischen Daten der entsprechenden Komponente). Stellen Sie sicher, dass die Stromaufnahme jedes Verbrauchers innerhalb der zulässigen Grenzwerte liegt (siehe die technischen Daten des entsprechenden Verbrauchers). #### **RJ-45 Stecker** Der RJ-45 Stecker auf der Frontblende darf nur für Twisted-Pair-Ethernet (TPE) Verbindungen verwendet werden. Beachten Sie, dass ein versehentliches Anschließen einer Telefonleitung an einen solchen TPE Stecker sowohl das Telefon als auch das Board zerstören kann. Beachten Sie deshalb die folgenden Hinweise: - Kennzeichnen Sie TPE-Anschlüsse in der Nähe Ihres Arbeitsplatzes deutlich als Netzwerkanschlüsse. - Schließen Sie an TPE-Buchsen ausschließlich SELV-Kreise (Sicherheitskleinspannungsstromkreise) an. - Die Länge des mit dem Board verbundenen Twisted-Pair Ethernet-Kabels darf 100 m nicht überschreiten. Falls Sie Fragen haben, wenden Sie sich bitte an Ihren Systemadministrator. #### **Batterie** Muss eine Lithium-Batterie auf dem Board ausgetauscht werden (siehe Appendix Battery Exchange), beachten Sie die folgenden Sicherheitshinweise: - Fehlerhafter Austausch von Lithium-Batterien kann zu lebensgefährlichen Explosionen führen. Verwenden Sie deshalb nur den Batterietyp, der auch bereits eingesetzt wurde und befolgen Sie die Installationsanleitung. - Verwenden Sie die Batterien länger als sieben Jahre, kann dies zu Datenverlusten führen. Tauschen Sie deshalb die Batterie aus, bevor sieben Jahre reiner Betrieb vorüber sind. - Der Austausch der Batterie bringt immer einen Datenverlust bei den Komponenten mit sich, die sich durch die Batterie die Stromversorgung sichern. Sichern Sie deshalb vor dem Batterieaustausch Ihre Daten. #### **Umweltschutz** Entsorgen Sie alte Batterien und/oder Boards stets gemäß der in Ihrem Land gültigen Gesetzgebung, wenn möglich immer umweltfreundlich. 1 # Introduction | Features | 30 | |----------------------|------| | Standard Compliances | 31 | | Ordering Information | 32 | | Product Nomenclature | . 32 | | Order Numbers | . 32 | Introduction Features ### **Features** The SPARC/CPU56 is a high-performance VME single-board computer based on the 650 MHz UltraSPARC IIi+ processor. It provides 512 MByte on-board SDRAM memory. Important features are: - Two Wide Ultra3 SCSI interfaces via front panel - One 10/100/1000 BaseT Ethernet interface via front panel and one via IOBP - One 10/100 BaseT interface via front panel or IOBP - Two serial RS-232 interfaces via front panel and two serial RS-232/RS-454 interfaces via IOBP - Optional on-board hard disk - Keyboard/Mouse interface via front panel or IOBP - Floppy disk and parallel interface via IOBP - · One PMC slot - Solaris 8/9 and VxWorks support Figure 1: Function Blocks Standard Compliances Introduction # **Standard Compliances** The CPU board was designed to comply with the standards listed below. Table 1: Standard Compliances | Standard | Description | |-------------------------------------------------------------------|---------------------------------------| | IEC 68-2-1/2/3/13/14 | Climatic environmental requirements. | | IEC 68-2-6/27/32 | Mechanical environmental requirements | | EN 609 50/UL 1950 (predefined Force system);<br>UL 94V-0/1 | Legal safety requirements | | EN 55022,<br>EN 55024,<br>FCC Part 15 Class A | EMC requirements on system level | | ANSI/IPC_A-610 Rev. B Class 2<br>ANSI/IPC-R-700B<br>ANSI-J-001003 | Manufacturing requirements | | ISO 8601 | Y2K compliance | | NEBS Standard GR-63-CORE<br>NEBS Standard GR-1089-CORE | NEBS level three | Introduction Ordering Information ## **Ordering Information** When ordering board variants, hard- and software upgrades use the order numbers given below. #### **Product Nomenclature** In the following table you find the key for the product name extensions used for board variants. Table 2: Product Nomenclature | SPARC/CPU-56/xxx-ccc-Lyyy-zz | | |------------------------------|----------------------------| | xxx | SDRAM capacity in MByte | | ccc | CPU speed in MHz | | Lyyy | L2-cache in KByte | | ZZ | Flash memory size in MByte | #### **Order Numbers** The table below is an excerpt from the board's ordering information. Ask your local Force Computers representative for the current ordering information. **Table 3:** Board Ordering Information | Order No. | SPARC/CPU-56/ | Description | |-----------|------------------|-----------------------------------------------------------------------------------------------| | 111327 | 512-650-L512-16 | 512 MByte SDRAM, 650 MHz<br>CPU frequency, 512 KByte L2<br>cache and 16 MByte flash<br>memory | | 121275 | 1024-650-L512-16 | ! GByte SDRAM, 650 MHz CPU<br>frequency, 512 KByte L2 cache<br>and 16 MByte flash memory | The table below is an excerpt from the board's accessories ordering information. Ask your local Force Computers representative for the current ordering information. Table 4: Board Accessories Ordering Information | Order No. | Accessory | Description | |-----------|---------------------|-----------------------------------------| | 111330 | SPARC/IOBP-CPU-56/3 | Three-row variant of CPU board's IOBP | | 111331 | SPARC/IOBP-CPU-56/5 | Five-row variant of CPU<br>board's IOBP | Ordering Information Introduction | Order No. | Accessory | Description | |-----------|----------------------|-------------------------------------------| | 111332 | ACC/CABLE/SCSI-U160 | SCSI-3-to-SCSI-4 adapter cable | | 120454 | ACC/CABLE/RS422 | RS232-to-RS422 serial adapter cable | | 109045 | SPARC/MEM - 550/1024 | Memory module with 1 GByte memory | | 107257 | ACC/CABLE/KBDMSE/540 | Splitter cable for PS2/SUN keyboard/mouse | 2 # Installation | Action Plan | | |----------------------------|----| | Requirements | 37 | | Environmental Requirements | 37 | | Power Requirements | | | Hardware Accessories | | | IOBP | | | Memory Modules | | | PMC Module | 41 | | Hard Disk | | | SCSI-U160 Cable | | | RS-422 Cable | | | PS/2 Splitter Cable | 44 | | Switch Settings | 45 | | Board Installation | 47 | | Backplane Configuration | 47 | | Installing the CPU Board | | | Removing the CPU Board | | | Powering Up | | | Installing Solaris | | | Solaris Driver Package | 51 | | FRCvme | . 53 | |------------|------| | FRCflash | . 53 | | FRCctrl | . 54 | | FRCplatmod | . 54 | Installation Action Plan ## **Action Plan** In order to install the board, the following steps are necessary and will be described in further detail in the sections of this chapter. Requirements Installation # Requirements In order to meet the environmental requirements, the CPU board has to be tested in the system in which it is to be installed. Before you power up the board, calculate the power needed according to your combination of board upgrades and accessories. ### **Environmental Requirements** The environmental conditions must be tested and proven in the used system configuration. The conditions refer to the surrounding of the board within the user environment. Note: Operating temperatures refer to the temperature of the air circulating around the board and not to the actual component temperature. #### Caution Board damage Operating the board in a chassis without forced air cooling may lead to board damage. When operating the board, make sure that forced air cooling is available. • Board damage High humidity and condensation on the board surface causes short circuits. Do not operate the board outside the specified environmental limits. Make sure the board is completely dry and there is no moisture on any surface before applying power. Do not operate the board below $0^{\circ}$ C. **Table 5:** Environmental Requirements | Feature | Operating | Non-Operating | | |----------------|------------------------------------------------------|------------------------------------------------------|--| | Temperature | 0 °C to +50 °C | -40 °C to +85 °C | | | Forced airflow | 300 LFM (linear feet per minute) | - | | | Temp. change | +/- 0.5 °C/min | +/- 1.0 °C/min | | | Rel. humidity | 5% to 95% non-condensating at +40 $^{\circ}\text{C}$ | 5% to 95% non-condensating at +40 $^{\circ}\text{C}$ | | | Altitude | -300 m to + 3,000 m | -300 m to + 13,000 m | | Installation Requirements | Feature | Operating | Non-Operating | |-----------------------------|-----------------------|-------------------------------------------------| | Vibration | | | | 10 to 15 Hz<br>15 to 150 Hz | 2 mm amplitude<br>2 g | 5 mm amplitude<br>5 g | | Shock | 5g/11 ms halfsine | 15g/11 ms halfsine | | Free fall | 100 mm / 3 axes | 1,200 mm / all edges and corners (packed state) | ### **Power Requirements** The board power requirements depend on the installed hardware accessories. In the following table you will find typical examples of power requirements without any accessories installed. If you want to install accessories on the board, the load of the respective accessory has to be added to that of the board. For information on the accessories' power requirements, refer to the documentation delivered together with the respective accessory or consult your local Force Computers representative for further details. **Table 6:** Power Requirements | Requirement | 5 <b>V</b> | 12V | |---------------------------|------------|--------| | Minimum Voltage | 4.88V | 11.64V | | Typical Voltage | 5V | 12V | | Maximum Voltage | 5.25V | 12.6V | | Typical Current | 4.7A | 1.5A | | Maximum Current | 5.7A | 1.63A | | Typical Power Requirement | 25W | 18W | | Maximum Power Requirement | 30W | 20W | Note: The CPU board only powers up if the 5V and 12V supply voltages are stable and within their limits. However, there are systems which are not fully VMEbus-compliant. The power supplies of these systems do not turn on the 12V supply if the 5V supply has not been loaded before. Use a VMEbus board which loads the 5V in these systems to avoid a power-up deadlock situation. Hardware Accessories Installation ### **Hardware Accessories** The following upgrades and accessories are available for the CPU board: - IOBP - Memory modules - PMC modules - Hard disk - SCSI-U160 cable - RS-422 serial cable - PS2 splitter cable ### **IOBP** As a separate price list item an I/O back panel is available for the CPU board, the IOBP-CPU-56. It is available in two variants which differ in the number of VMEconnector rows: the three-row variant IOBP-CPU-56-3 and the five-row variant IOBP-CPU-56-5. The interfaces available via both IOBP variants are: - IDE - 10/100Base-TX Ethernet - Parallel - Two USB - Two serial (RS-232 and RS-422) In addition to these interfaces, the five-row variant IOBP-CPU-56-5 provides: - Keyboard/mouse interface (SUN or PS/2 style) - Third USB interface - Floppy interface - 10/100/1000 Base-TX Ethernet For further information on the IOBP and its installation, refer to the SPARC/IOBP-CPU-56 Installation Guide. Installation Hardware Accessories #### Caution **Board Damage** Using the CPU board together with an IOBP for which it is not designed, may destroy the board. Only use the CPU board together with the IOBP-CPU-56. ### **Memory Modules** The main memory capacity is adjustable via installation of the Force Computers SPARC/MEM-550 memory upgrade module. It offers 1 GByte additional memory space. For installation information, refer to the SPARC/MEM-550 Installation Guide. ### **PMC Module** The SPARC/CPU-56 provides one PMC slot. It supports a 64-bit data bus with a frequency of 33 MHz. Note: The used PMC modules must be compliant with the safety regulations of the country where the equipment is installed. The corresponding PMC connectors are shown in the figure below. **Figure 2:** *PMC Connectors* #### Note: • To ensure proper EMC shielding, either operate the board with a PMC module installed or with a blind panel. Hardware Accessories Installation - If the board is upgraded with a PMC module, ensure that the blind panel is stored in a safe place in order to be reused again when removing the PMC module. - Processor PMC modules are only supported in non-monarch mode. The signaling level is determined via a voltage key which has to be installed into one of two holes that are assigned to this PMC slot. One hole corresponds to a signaling level of 5V, the other to a signalling level of 3.3V. Depending on the hole the voltage key is installed into, the signaling level is set accordingly. Figure 3: Location of PMC Voltage Keys By default the signalling level is set to 5V. #### Installalling a PMC Module ### Changing Signalling Level Installation Hardware Accessories 1. Remove screw which fixes the voltage key to board - 2. Remove voltage key - 3. Place voltage key into hole which corresponds to desired signalling level 4. Fix voltage key to board by fastening screw Installing the PMC Module Hardware Accessories Installation #### Caution ### **PMC Module Damage** If the power of the PMC module exceeds 7.5W, the board and the PMC module are damaged Make sure the total power consumption at $\pm 12V$ , 5V and 3.3V level does not exceed 7.5 W. Make also sure that the current at the $\pm 12V$ power supply does not exceed 100mA. - 2. Make sure standoffs of PMC module cover mounting holes of the board - 3. Place screws delivered with PMC module into mounting holes - 4. Fasten screws ### **Removing a PMC Module** #### Procedure - 1. Remove screws - 2. Disconnect PMC module carefully from slot Installation Hardware Accessories 3. Close front panel gap with blind panel ### **Hard Disk** A hard disk is available for the CPU board on request. It can be connected to the IDE1 interface which is accessible via an on-board connector. The installation of the hard disk is described in the Installation Guide delivered together with the hard disk. ### SCSI-U160 Cable The SCSI-U160 cable is available as accessory kit called ACC/CABLE – SCSI – U160. It provides a SCSI U160 cable with a length of three meters which has one SCSI – 3 and one SCSI – 4 connector at its ends. It can be used to connect SCSI devices to the CPU board. For details, refer to the *ACC/CABLE/SCSI-U160 Installation Guide* which is delivered together with the accessory kit. ### RS-422 Cable The RS-422 cable is available as accessory kit called ACC/CABLE – RS – 422 and provides a serial cable with a length of 2.6 meters that has one male DSub9 RS – 422 and one female mini DSub9 RS – 232 connector at its ends. It allows to connect RS – 422 devices to the serial B interface of the CPU board. For details, refer to the ACC/CABLE/RS-422 Installation Guidewhich is delivered together with the accessory kit. ## **PS/2 Splitter Cable** The PS/2 splitter cable can be connected to the SUN-type keyboard/mouse connecter of the CPU board or its IOBP. It allows to operate a PS/2-style keyboard and mouse. Switch Settings Installation # **Switch Settings** #### Caution ### **Board Damage** Setting/resetting the switches during operation causes board damage. Therefore, check and change switch settings before you install the board. The CPU board provides four configuration switches: SW1, SW2, SW3 and SW4. Figure 4: Location of Switches on Board's Top Side **Table 7:** *Switch Settings* | Switch | No. | Description | |--------|-----|-------------------------------------------------------------------------------------------------------------| | SW1 | 1 | Flash memory write protection OFF (default): Flash memory writing disabled ON: Flash memory writing enabled | | | 2 | Boot device selection OFF (default): Boot from PLCC PROM ON: Boot from flash memory device | | | 3 | Enable watchdog<br>OFF (default): Watchdog disabled<br>ON: Watchdog enabled | | | 4 | Enable reset/abort key OFF (default): reset/abort key enabled ON: reset/abort key disabled | | SW2 | 14 | User defined switches. For detailed information refer to section "Switch 1 and 2 Status Register". | Installation Switch Settings | Switch | No. | Description | |--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SW3 | 1 | Enable Termination for SCSI 1<br>OFF (default): Termination enabled<br>ON: Termination disabled | | | 2 | Enable termination for SCSI 2<br>OFF (default): Termination enabled<br>ON: Termination disabled | | | 3 | Enable termination for SCSI 3 (on I/O-board, if applicable) OFF (default): Termination enabled ON: Termination disabled | | | 4 | Reserved | | SW4 | 12 | VME Slot 1 Detection<br>SW4-1 OFF (default): Automatic VMEbus slot 1 detection<br>enabled<br>SW4-1 ON and SW4-2 OFF: VME slot 1 function enabled<br>SW4-1 ON and SW4-2 ON: VME slot 1 function disabled | | | 3 | External VMEbus SYSRESET function OFF (default): VMEbus SYSRESET generates on-board RESET ON: VMEbus SYSRESET does not generate on-board RESET | | | 4 | VMEbus SYSRESET generation OFF (default): On-board reset is driven to VMEbus SYSRESET ON: On-board reset is not driven to VMEbus SYSRESET | Board Installation Installation ### **Board Installation** #### Caution **Board Damage** Installing the board into a powered system may damage this and other boards in the system. Only install the board into a non-powered system. ### **Backplane Configuration** If the CPU board is plugged into slot 1 and configured accordingly with switch SW4 (refer to "Switch Settings" table), the board acts as IACK daisy-chain driver. Plugged in any other slot, the board closes the IACKIN-IACKOUT path. If one board is missing in this daisy chain, an active backplane will be able to automatically transfer the signals to the next board in the chain. If the board is not plugged into an active backplane, jumpers on the backplane will transmit the signals. The jumpers have to be set manually. ### **Configuration Procedure** - 1. Remove jumpers connecting BG3IN# and BG3OUT# signals from empty slot on backplane where the CPU board is to be plugged into backplane - 2. Assemble jumpers for BG3IN# and BG3OUT# signals on lower and higher slots on backplane where no board is plugged to ensure that daisy chain is not interrupted If configured accordingly, the CPU board recognizes automatically whether it is plugged into slot 1 of the VMEbus backplane or in any other slot. This auto-configuration feature requires SW4-2 to be set to the OFF position. The VMEbus system controller is enabled via auto-configuration if the CPU board is plugged into slot 1. Otherwise, it is disabled. Installation Board Installation #### Caution If more than one system controller is active in the VMEbus system, the board or other VMEbus participants can be damaged. Therefore, always ensure that only one CPU board is configured to be system controller in the VMEbus system. ### Installing the CPU Board #### **Procedure** - 1. Check system documentation for all important steps to be taken before switching off power - 2. Take those steps - 3. Switch off power - 4. Plug board into system slot on left-hand side Note: Make sure all other boards which are plugged into the system are to the right of the system board. - 5. Fasten board with screws - 6. Plug interface cables into front panel connectors, if applicable - 7. Switch on power ### Removing the CPU Board ### **Procedure** Board Installation Installation - 1. Check system documentation for all important steps to be taken before switching off power - 2. Take those steps - 3. Switch off power - 4. Remove interface cables, if applicable - 5. Unfasten screws - 6. Remove board ### **Powering Up** We recommend to use a terminal when powering up the CPU board. The advantage of using a terminal is that you do not need any frame buffer, monitor, or keyboard for initial power up. #### Note: - Before powering up, check the "Requirements" section for installation prerequisites and requirements. - If an unformatted floppy disk resides in a floppy drive connected to the CPU board during power up, the CPU board does not boot and the OpenBoot prompt does not appear. - Check the consistency of the switch settings ("Switch Settings" table). ### **Power Up Procedure** - 1. Connect terminal to front panel serial I/O interface A For information on the serial interface connector pinout, see "On-Board Connectors of the CPU Board" section. - 2. Switch on system Installation Board Installation The monitor will display information about the OpenBoot booting process. 3. Enter OpenBoot commands, if applicable ### **PLCC PROM and Flash Memory Device** By default, the CPU board boots from the 1 MByte PLCC PROM which is not writeable and contains the OpenBoot firmware. Alternatively, a 16 MByte flash memory device can be enabled with SW2–1..4 to boot from it and to store user applications. ### **Installing Solaris** The CPU board is designed to run with Solaris 8 2/02 or higher with the 64-bit kernel and with Solaris 9. Pay attention to the guidelines in this section before and during Solaris installation. Note: Solaris versions prior to version 8 2/2 are not supported. The CPU board runs with 64-bit kernel only. The following devices of the CPU board are not supported by the Solaris operating system: - Universe II PCI-to-VMEbus bridge - On-board flash memory - Temperature sensors, LEDs, timers and watchdog - Intel 82540EM Ethernet device - IDE device error handling If you wish to use one of these devices, you need to install the Force Computers Solaris Driver Package. Details will be given in the following sections. If you want to use PS/2 keyboard and mouse, you have to customize the following software groups during the Solaris installation: - Developer system support - End user system support Board Installation Installation ### • Core system support The customization consists of selecting "PS/2 keyboard and mouse device drivers (Root, 64 Bit) under "drivers for SME support (64 Bit)". The remaining software groups do not require customization. Note: During installation, make sure that the 64-bit support is enabled. If Solaris is already installed and you want to have PS/2 support afterwards, you have to install the SUNWkmp2x for 64-bit package. Note: During the Solaris installation you may get the following Solaris error message: "Could not reset the IDE core of SouthBridge". If this happens, try to install Solaris from another CD-ROM drive or from a SCSI CDROM drive. After the Solaris installation has finished, this Solaris error message can be avoided by installing the Solaris Driver Package FRCcpu56pm. For audio I/O and IDE ATA 100 support, you have to install Solaris patches. The following table provides details. **Table 8:** Solaris Patches | Supported Device | Solaris Version | Patch | |---------------------------|-----------------|------------------------------------------------------------------------| | Audio I/O (if applicable) | 8 | 109896-17 or newer | | | 9 | Currently not supported. A patch will be available in the near future. | | IDE ATA 100 | 8 | 108974-31 or newer | | _ | 9 | 112954-03 or newer | ### **Solaris Driver Package** Force Computers provides a Solaris driver package which supports the following devices and features of the CPU board: - Universe II PCI-to-VMEbus bridge - On-board flash memory - Temperature sensors, LEDs and watchdog Installation Board Installation - Intel 82540EM GBit Ethernet device - CPU-56 platform mode friver for IDE device error handling If you wish to use one of these devices you need to install the Force Computers Solaris Driver Package Version 2.20. For a detailled description of how to install and use it, refer to the *Solaris Driver Package Rel*. 2.20 *Installation and Reference Guide* which can be downloaded from the Force Computers S.M.A.R.T. server. The following table shows which driver has to be installed for a particular device. | Table 9: | <b>Devices</b> | and ' | Their | Appropria | te Drivers | |----------|----------------|-------|-------|-----------|------------| |----------|----------------|-------|-------|-----------|------------| | Device | Driver Name | |----------------------------------------|-------------| | Intel 8254xEM GBit Ethernet controller | FRCgei | | Universe II PCI-to-VMEbus bridge | FRCvme | | On-board flash memory | FRCflash | | Temperature sensors, LEDs and watchdog | FRCctrl | | IDE device (error handling) | FRCplatmod | Further information on these drivers is given in the following sections. ### **FRCgei** The assignment of the driver's instance number to an Intel 8254xEM GBit Ethernet device can be viewed by booting with the OpenBoot command boot –v. Each device is shown with the driver name and instance number during the Solaris boot up. The other way to obtain the instance number of the Ethernet devices is to look into the file /etc/path\_to\_inst. In order to do so, type the following: grep fciprb /etc/path\_to\_inst A typical output could be: ``` "/pci@lf,0/ethernet@2" 1 "frcgei" "/pci@lf,0/pci@/ethernet@1" 0 "frcgei" ``` The first part in quotation marks specifies the hardware node name in the device tree. The number specifies the instance number and the third part also in quotation marks specifies the driver name. Board Installation Installation The following table shows how the hardware node names are assigned to a label on the front panel and the IOBP-CPU-56. | Label | Location | Hardware Node | |-------------|--------------------------------|-----------------------------------------| | ETHERNET1/3 | CPU front panel or IOBP-CPU-56 | Standard Solaris eri Ethernet<br>device | | ETHERNET2 | CPU front panel | /pci@1f,0/pci@4/ethernet@1 | | ETHERNET4 | IOBP-CPU-56 | /pci@1f,0 ethernet@2 | The following table shows how the driver instance numbers are typically assigned to Ethernet devices on the CPU board. | Label | Location | Driver/Instance Number | |-------------|--------------------------------|------------------------| | ETHERNET1/3 | CPU front panel or IOBP-CPU-56 | eri0 | | ETHERNET2 | CPU front panel | frcgei1 | | ETHERNET4 | IOBP-CPU-56 | frcgei0 | #### **FRCvme** The FRCvme is a set of drivers which handles the Universe II device. The following functions are supported: - Master windows - Slave windows - Interrupts - DMA controller - VME arbiter - Mailboxes Additionally, the FRCvme package provides a common programming interface for application and driver development. For more detailed information and board-specific notes, refer to the *Solaris Driver Package Installation and Reference Guide* and the *Solaris VMEbus Driver Programmer's Guide*. #### **FRCflash** The Solaris 2.x flash memory driver provides access to the flash memory device. Depending on the CPU board's switch settings, the flash memory is accessible as one user flash or is divided into a boot and a user section. Installation Board Installation The following table shows the effects the different CPU board switch settings have on the flash segmentation and the flash write protection. **Table 10:** Flash Segmentation and Write Protection | SW1-1 Setting | SW1-2<br>Setting | Flash<br>Segmentation/Write-Protection | Boot from | |---------------|------------------|---------------------------------------------------------------|------------------------| | OFF | OFF | 16 MByte user flash,<br>write-protected | PLCC PROM | | ON | OFF | 16 MByte user flash, not write-protected | PLCC PROM | | OFF | ON | 1 MByte boot flash + 15 MByte<br>user flash, write-protected | Flash memory<br>device | | ON | ON | 1 MByte boot flash + 15 MByte user flash, not write-protected | Flash memory device | #### **FRCctrl** The FRCctrl driver contains the sysconfig device driver which offers the following features: - Sets all user LEDs - Accesses the temperature sensor devices To enable the temperature sensors, set the OpenBoot environment variable env-monitor before booting. To do so, enter at the prompt: setenv env-monitor enabled - Enables and triggers watchdog functions To enable the watchdog, set switch SW1-3 to ON - Increases the volume of a headphone (if applicable) ### **FRCplatmod** This driver ensures proper error handling for IDE devices. It should be installed immediately after the Solaris installation has been completed. If this driver is not installed, the system may send error messages or can panic in case of IDE error handling. # **Controls, Indicators, and Connectors** | Front Panel | 56 | |---------------------|----| | LEDs | 57 | | Key | | | Connectors | | | Serial I/O | | | Keyboard/Mouse | | | Ethernet | | | SCSI | | | On-Board Connectors | 62 | | PMC | | | Memory Module | | | IDE | | | VMF | 6/ | # **Front Panel** The following figure shows the connectors, keys and LEDs available on the front panel of the CPU board. **Figure 5:** Front Panel ### **LEDs** All four LEDs available at the front panel are multi-purpose LEDs. Depending on the values contained in the LED control registers 1 to 4, they indicate either the board status or different network activities. Furthermore, all LEDs can be operated in user LED mode. For details about the LED control registers, refer to chapter "Maps and Registers". **Table 11:** Description of Front Panel LEDs | LED | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Board Status (default) Red: Board reset Weak red (on pressing the RST key): Board abort Weak red (during operation): 12V power supply on VME backplane not within its limits Green: Board running Blinking red/weak red: No PCI activity within last two seconds Blinking green: No boot code found Blinking weak red: 5V power supply on VME backplane not within its limit | | | IDE Activity Depending on LED control register 1 settings, the LED indicates the activity of IDE 1 or IDE 2. Ethernet Activity Depending on LED control register 1 settings, the LED indicates activity of Ethernet interfaces 1 to 4 or a combination of these User-LED Mode Via LED control register 1, the LED can be programmed to be OFF, green or red. | | 2 | User-LED Mode (default) Via LED control register 2 the LED can be programmed to be red, green or OFF. Furthermore it can be programmed to be blinking green or blinking red with different blinking frequencies. By default, the LED is OFF. Ethernet Activity Depending on LED control register 2 settings, the LED indicates activity of Ethernet interfaces 1 to 4 or a combination of these | | LED | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | VME Bus Activity (default) Red: Universe II asserted VME SYSFAIL signal to the VMEbus Green: Universe II accesses the VMEbus as master OFF: No SYSFAIL signal asserted and no Universe PCI-to-VME bridge activity Ethernet Activity Depending on LED control register 3 settings, the LED indicates activity of Ethernet interfaces 1 to 4 or a combination of these User-LED Mode Via LED control register 3, the LED can be programmed to be OFF, green or red. | | 4 | User-LED Mode (default) Via LED control register 4, the LED can be programmed to be red, green or OFF. Furthermore, it can be programmed to be blinking green or blinking red with different blinking frequencies. By default, the LED is OFF. Ethernet Activity Depending on LED control register 4 settings, the LED indicates activity of Ethernet interfaces 1 to 4 or a combination of these. | # Key The front panel of the CPU board provides one key. This key has two functions. When pressed longer than 0.5 s, a reset is generated which is indicated by the LED 1 shining red. When the key is pressed for a period shorther than 0.5 s, an abort is generated which is indicated by the LED 1 shining weak red. Note: An abort should only be triggered if an application under Solaris or OpenBoot hangs. Do not trigger an abort to enter OpenBoot or to bypass the diagnostic routine during power up. After triggering an abort, the board is in diagnostic mode and the OpenBoot ok prompt appears. In this mode, you can diagnose what caused the program to hang. However, the board is not fully initialized and therefore is not fully functional. To regain the full functionality, you need to trigger a reset. ### **Connectors** The board provides the following connectors at its front panel: - Serial - Keyboard/Mouse - Ethernet - SCSI #### Serial I/O Two serial RS-232 interfaces A and B are available via two Mini D-Sub 9 connectors. Their pinouts are given below. Figure 6: Serial A Connector Pinout Figure 7: Serial B Connector Pinout The signal provided by pin 9 of serial interface B depends on the value of the OpenBoot variable tty-rs422-enable?. If it is set to true, pin 9 holds 5V and serves as power feed for the ACC/CABLE/RS-422 cable connected to this interface. If the OpenBoot variable tty-rs422-enable? is set to false, pin 9 holds the signal SERB\_RI and the serial interface B is a standard RS-232 interface. ### Keyboard/Mouse A SUN-type keyboard/mouse can be connected via an 8-pin Mini DIN connector. Its pinout is given below. Figure 8: SUN-Type Keyboard/Mouse Connector Pinout If you use an PS/2 splitter adapter cable, two PS/2 interfaces are available. One PS/2 interface can be used for connecting a keyboard, the second for connecting a mouse. Their respective pinouts are given below. Figure 10: PS/2 Mouse Connector Pinout #### **Ethernet** Ethernet 1 and 2 are available via two RJ-45 connectors. Ethernet 1 is of type 10/100BaseT and Ethernet 2 of type 10/100/1000BaseT. The respective pinouts are given below. Figure 11: Ethernet 1 Connector Pinout Figure 12: Ethernet 2 Connector Pinout Note: The Ethernet 1 interface is also accessible as Ethernet 3 via the IOBP-CPU-56. Both interfaces can not be accessed at the same time. The selection is made automatically by OpenBoot when booting the board and cannot be reversed anymore until the board is rebooted. #### SCSI Two SCSI interfaces 1 and 2 are available via two mini 68-pole SCSI4 connectors. Their pinout is given below. Figure 13: SCSI 1/2 Connector Pinouts Note: By default the SCSI termination is switched ON for SCSI interface 1 and 2. It can be switched OFF via switches. For details, see section "Switch Settings". # **On-Board Connectors** The following connectors are on-board: - VME - PMC - Memory Module - IDE ### **PMC** The CPU board provides the PMC connectors P11, P12 and P13. They correspond to PMC slot 1. **Figure 14:** *Location of PMC Connectors* These connectors provide access to an 64-bit/33 MHz PMC bus. # **Memory Module** The CPU board provides the memory module connectors P8 and P9. **Figure 15:** Location of Memory Module Connectors ## **IDE** The CPU board provides one IDE connector which provides access to IDE1. Its pinout is given below. Figure 16: IDE Connector Pinout ### **VME** The CPU board provides the VME connectors P1 and P2. **Figure 17:** *Location of VME Connectors* P1 carries standard VME signals and is therefore not further described in this guide. P2 carries the following Force Computers specific signals: • 10/100Mbit Ethernet 3 (ETH3) - IDE (IDE2) - Parallel (PAR) - Serial (SERC, SERD) - USB 1 and 2 (USB1, USB2) - 10/100/1000 Mbit Ethernet 4 (ETH4) - Floppy (FDC) - USB 3 and 4 (USB3, USB4) - SUN or PS/2 keyboard/ mouse interface (KBD) - I2C (SMB) Figure 18: P2 VMEbus Connector Pinout Rows Z - B **Figure 19:** *P2 VMEbus Connector Pinout Rows C + D* # **Devices' Features and Data Paths** | Block Diagram | 69 | |-----------------------------------|----| | UltraSPARC IIi+ Processor | 70 | | Interrupt Controller | 71 | | PCI Bus A | 72 | | Ethernet Controller | 72 | | SCSI Controller | 72 | | SENTINEL64 PCI-to-PCI Bridge | | | PCI-to-VME Bridge | | | PCI Bus B | 74 | | Ethernet Controller | 74 | | Southbridge | 74 | | PCIO-2 Controller | | | EBus Interface | | | Media Independent Interface | 75 | | USB Interfaces | 75 | | EBus | 76 | | FPGA | 76 | | Watchdog | 76 | | Timer | | | Temperature Sensor Control | | | Local I2C Interface | | | Ethernet Interface 1/3 Switching | | | LED and Switch Control | | | | | | PLCC PROM and Flash Memory Device | /9 | | Real-T ime Clock and NVRAM | 80 | |----------------------------|----| | Serial Controller | 80 | # **Block Diagram** Figure 20: Block Diagram # **UltraSPARC IIi+ Processor** The UltraSPARC IIi+ processor is based on the SPARC V9 architecture with VIS instruction set and supports up to 4 GByte of memory. Important features are: - 650 MHz frequency - Four-way superscalar processor - 64-bit data paths - 64-bit address arithmetic - 41-bit virtual addressing - 16 KByte instruction cache - 16 KByte non-blocking primary data cache - 512 KByte second level cache - Sensors for observing CPU on-die temperature # **Interrupt Controller** The UltraSPARC-IIi+ provides a 6-bit wide interrupt vector for 63 interrupt sources. The UPA interrupt concentrator (UIC) provides the inputs for all necessary interrupts. It monitors all interrupts using a round-robin scheme with 33 MHz, converts them to a device-own vector and transmits this vector to the processor. The PCI interrupts engine (PIE) reflects every vector in one state bit. From the state bit a new vector is generated and transmitted to the processor's execution unit. If more than one interrupt state bit is active, the transmitting sequence of the new interrupt vector is priority controlled. Every interrupt routed to the interrupt controller can be enabled or disabled separately in the interrupt source and in the processor. ### **PCI Bus A** PCI bus A is the primary PCI bus. It runs at 33 MHz and is 32 bit wide. The following devices are connected to it: - Ethernet controller - SCSI controller - SENTINEL64 PCI-to-PCI bridge - Universe ### **Ethernet Controller** The used Ethernet controller is an Intel 82540. It corresponds to Ethernet interface 2 available via the front panel and supports 10/100/1000BaseT Ethernet. Further important features are: - Integrated PHY in a small package (uBGA196) - Compatibility with IEEE 802.3/Ethernet - DMA capability - Interrupt generation ### **SCSI Controller** The used SCSI controller is a LSI53C1010. It supports two dual U2W LVD SCSI buses with a SCSI data transfer rate of up to 160 MByte/s for each channel. Both SCSI interfaces are available via the front panel. Two interrupts are generated by the SCSI controller for interrupting the main processor. Both SCSI interfaces have an on-board termination which can be enabled and disabled via on-board switches. By default, the SCSI termination is enabled. ### SENTINEL64 PCI-to-PCI Bridge The SENTINEL64 PCI-To-PCI bridge is used to connect the primary PCI bus A to the secondary PCI bus B. For details about the SENTINEL64 device refer to the SENTINEL64 Reference Guide available via the Force Computers S.M.A.R.T. server. ## **PCI-to-VME** Bridge The used PCI-To-VME bridge is a Tundra Universe II device. Its main features are: - Fully compliant to VME64 bus standard - Integral FIFOs for write posting to maximize bandwidth utilization - Programmable DMA controller with linked-list mode - CPU or peripheral boards functioning as both master and slave in the - Sustained transfer rates up to 60–70 Mbytes/s Note: When operating the board in system slot 1, the system clock is disabled while the board is in reset. This is a limitation of the Universe II device. ## **PCI Bus B** PCI bus B runs at 33 MHz and is 64 bit wide. It is the secondary PCI bus of the CPU board and has the following devices attached to it: - Ethernet controller - Southbridge - PCIO-2 controller - PMC module ## **Ethernet Controller** The Ethernet controller used at PCI bus B is the same as is used at PCI bus A. ## Southbridge The used Southbridge is an ALI M1535D+. It provides the following interfaces: - Two IDE channels with ATA-100 - Parallel interface - Floppy disk interface - PS/2 keyboard/mouse interface - SUN keyboard/mouse interface via two serial interfaces #### **PCIO-2 Controller** The used PCIO-2 controller is a SUN SME2300. It is a single-chip I/O subsystem using a single PCI load and providing the following interfaces: - Expansion bus (EBus) interface - Four USB interfaces - Media Independent Interface (MII) #### **EBus Interface** The PCIO-2 controller acts as EBus controller of the attached EBus. A description of all devices attached to the EBus is given below. #### Media Independent Interface Two on-board Intel LXT971 PHY devices are connected to the MII. They transform the MII into a 10/100BaseT Ethernet interface which is available either via front panel or via IOBP. Important features of the PHY device are: - Support for ISO/IEC 8802–3 Ethernet - Support for Shielded Twisted Pair (STP) and Unshielded Twisted Pair (UTP) category-5 cables of up to 100 meters length - Operation in half-duplex and full-duplex mode possible - Speed adjustion either manually or via auto-negotiation #### **USB Interfaces** Four USB channels are provided with each channel supporting 1.5 MBit/s and 12 MBit/s. All USB interfaces provide auto resume from power managed (suspended) state. The USB interfaces 1, 2 and 3 are routed to the CPU board's IOBP where they are available via three front connectors. USB interface 4 is unused. The USB interfaces provide the host controllers for USB transfers and a four-port integrated hub. The host controller manages the control and data flow. It also provides connection management and provides status information. The hub enables tiered star topology to provide multiple connections. ## **EBus** The EBus is a generic slave 8-bit wide Direct Memory Access (DMA) bus (pseudo ISA bus) to which the following devices are connected: - Field-Programmable Gate Array (FPGA) - PLCC PROM and flash memory device - Real time clock and NVRAM - Quad serial controller ### **FPGA** The used FPGA is a Spartan XCS20XL device made by XILINX. It provides the following main features: - Watchdog - Timer - Temperature sensor control - Two local I<sup>2</sup>C interfaces - Ethernet interface 1/3 switching - LED and switch control - Reset control #### Watchdog The CPU board's watchdog is implemented inside the FPGA. It is used to reset the board after a configured time, if no software trigger occurred. If enabled in the Interrupt Enable Control register, an interrupt will be generated before the watchdog timer runs out. The watchdog can be enabled by setting SW1-3 to ON. It starts with the first trigger of the watchdog trigger bit in the Watchdog Trigger register. After the watchdog was started, it is not possible to stop it anymore. The Watchdog Timer Control Register allows to specify the time after which an interrupt is generated and after which a reset is issued. For both, values between 125 ms up to 1 hour in 15 steps are possible. The value of each following step is increased by a factor of between 1.5 and 3. To be compatible to the predecessor board SPARC/CPU-54, the time after which a reset is issued after a reset is set to 2.5 s and the time after which an interrupt is generated is set to 1.25s. Once the watchdog timer is running, it is only possible to reduce the watchdog run out time. #### **Timer** The FPGA contains two timers which can be used as two independent 16-bit count-down timers with a timer interval of $10\,\mu s$ and a maximum run-out time of 655.35 ms. Two independent interrupts are possible which can be enabled or disabled with the Interrupt Enable Control register. One counter read-back register set is also available which shows the correct timer values. Both timers can be combined to run as one 32-bit count-down timer with a timer interval of $10 \,\mu s$ and a total run-out time of 42949.67295 s (or 11 h, 55 min, 49 s and 672.95 ms). In this mode only one interrupt is possible. The timer counts down from its initial value to zero in steps of $10 \,\mu s$ . The initial value can be set by software from 1 to 65535 in 16-bit mode or from 1 to 4294967295 in the 32-bit mode, which results in a timer period of $10 \,\mu s$ to 655.35 ms in the 16-bit mode or of $10 \,\mu s$ to 42949.67295s in the 32-bit mode. If the timer has reached zero, an interrupt is generated, if enabled, and the timer loads its initial value to count down again. A detailed description of all registers related to the timers is given in the chapter "Maps and Registers". #### **Temperature Sensor Control** The on-board temperature sensor device MAX1617 measures the temperatures of the CPU board and the CPU. If the measured temperatures is not within a pre-defined range between lower and upper temperature, bit 2 is set in the External Failure Register and, if enabled, an interrupt is generated. #### **Local I2C Interface** Two separate I<sup>2</sup>C buses are available on the CPU board. Both are implemented in the Xilinx FPGA and have the following devices attached to them: - Serial Presence Detects (SPDs) - On-board temperature sensor - Board Information Blocks (BIBs) BIBs are used for internal purposes only and are therefore not further described in this guide. All other devices are I2C bus slaves and are identified by unique addresses which are given in the table below. | Device | I2C Bus | I2C Bus Slave Address | |------------------------------------------------------------|---------|-----------------------| | Temperature sensor MAX1617 | 2 | 0011.0002 | | SPD CPU-56 PROM Bank 1-4 24C04 Serial E <sup>2</sup> PROM | 2 | 1010.00x <sub>2</sub> | | SPD MEM-550 PROM Bank 1-4 24C04 Serial E <sup>2</sup> PROM | 2 | 1010.01x <sub>2</sub> | #### **Ethernet Interface 1/3 Switching** As mentioned earlier in this guide, Ethernet interface 1 is available via front panel and Ethernet interface 3 via the CPU board's IOBP. Only one of both interfaces can be active at the same time. The selection which interface is active is made at board reset by the FPGA's internal logic. It depends on the Miscellaneous Control Register bits 5 to 7 and on which Ethernet interface provides a link. The Miscellaneous Control Register is set by OpenBoot while booting the board. For information on how to change the default setting, refer to the *SPARC/CPU-56(T) OpenBoot Enhancements Programmer's Guide* which is available via the Force Computers S.M.A.R.T. service. By default, the selection is made as described in the following table. | Link at Interface 1 Link at Interface 3 Activated I | | Activated Ethernet Interface | |-----------------------------------------------------|-----|------------------------------| | Yes | Yes | 1 | | Yes | No | 1 | | No | Yes | 3 | | No | No | 1 | #### **LED and Switch Control** The FPGA internal logic is responsible for: - Control of front panel LEDs - Readback of switches SW1-4 #### Reset Control The FPGA handles all resets and distributes them to the CPU. Possible reset sources are listed in the following table. **Table 12:** Reset Sources | Reset Source | Description | |---------------------------------------|--------------------------------------------------------------------------------------------------| | Watchdog reset | On expiry, the watchdog timer can generate a reset. | | Front panel key | Depending on the time the key is pressed, either a reset or a board abort is issued | | Two-pin connector on CPU board's IOBP | By shortcutting this connector a reset is issued | | VMEbus | Two directions are possible: the VMEbus resets the CPU board or the CPU board resets the VME bus | | Power-up reset | If one or more on-board voltages are not within their thresholds, a reset is issued | | PMC reset | A PMC module in non-monarch mode can reset the CPU board | ## **PLCC PROM and Flash Memory Device** The following memory devices are connected to the EBus: - One PLCC PROM with 1 MByte address space - One flash memory device with 16 MByte address space The PLCC PROM is the device from which the CPU board boots by default. The 16 MByte flash memory device can be used as: - User flash memory of 16 MBytes - Boot flash memory of 1 MByte with the remaining 15 MBytes used as user flash memory The selection between both operation modes is made via on-board switches. Whether to boot from the PLCC PROM or the flash memory device, is determined by switch SW1–2. After booting, the whole PLCC PROM is switched off, regardless of the position of switch SW 1–2. Switch SW1–1 is used to enable write–protection of the flash memory device. If this switch is OFF (default), the flash memory device is write–protected. In order to copy the PLCC PROM content to the flash memory device, switch SW1–1 must be switched ON and switch SW1–2 must be set to OFF. ### **Real-Time Clock and NVRAM** The CPU board provides the M48T35AV with an real-time clock (RTC) and a non-volatile RAM (NVRAM) which offers the following features: - 32 KByte ultra-low power CMOS SRAM - Byte-wide accessible real-time clock - Long-life lithium carbon mono fluoride battery - Year-2000 compliant RTC with own crystal ### **Serial Controller** The CPU board provides four independent full-duplex serial I/O interfaces. They are implemented via the Quad Enhanced Serial Communication Controller 16C554 by Texas Instruments. The device offers the following features: - Four independent full-duplex serial channels - Four independent baud rate generators - Hardware handshake support (RTS/CTS/DTR/DTS/RI/DCD) - Interrupt controlled Interface 1 and 2 are available on the front panel via two micro DSub connectors. The interfaces 3 and 4 are routed to the SPARC/IOBP-CPU-56 via the P2 connector. # **OpenBoot Firmware** | Introduction | 82 | |-------------------------------|----| | CORE | 82 | | CORE Workflow | 83 | | CORE Commands | 84 | | POST | 84 | | OpenBoot | 85 | | Optional Boot Parameters | | | Boot Devices | 86 | | OBDIAG | | | Executing OBDIAG | | | Terminating OBDIAG | | | OBDIAG Commands | | | VxWorks Support | 91 | | NVRAM Boot Parameters 9 | 92 | | Diagnostics | 93 | | SCSI Bus | 93 | | All SCSI Buses | 94 | | Single Device | | | Group of Devices | 94 | | Clock | 94 | | Network | 95 | | IDE Devices | 95 | | Displaying System Information | 96 | | Ethernet Address and Host ID | 96 | | ID PROM | 96 | | Resetting the System 9 | 98 | | Activating OpenBoot Help 9 | 99 | OpenBoot Firmware Introduction ## Introduction The OpenBoot firmware consists of the Common Operations and Reset Environment (CORE), the power-on selftest (POST), the OpenBoot Diagnostics (OBDIAG), and the OpenBoot itself as well as support for the VxWorks real-time operating system (RTOS). The OpenBoot firmware is subject to changes. For the newest version and how to upgrade, refer to the SMART service accessible via the Force Computers World Wide Web site (www.forcecomputers.com). Note: The appearance of the on-screen output shown in the examples can differ from the appearance of the output on your monitor according to your device tree (CPU architecture). For more information on the OpenBoot firmware, see the *OpenBoot 4.x Manual Set*. ### CORE CORE is responsible for setting up proper environments for booting purposes. It first initializes the system to a status where different firmware can be loaded from. CORE automatically transfers control to its clients (such as OpenBoot, VxWorks, Chorus Booter...) during power up. Furthermore, it provides a unified interface for using public CORE functions. Thus, the CORE unifies system initialization and minimizes modifications within the upper level firmware. The following figure gives a system overview of which systems are initialized by CORE. Introduction OpenBoot Firmware Figure 21: OpenBoot CORE Overview Additionally, CORE is designed to reach the following goals: - Ability to use I/O devices including serial port, flash, floppy, and net early on the cold boot sequence of a firmware client. - Basic system tests that can replace existing POST in min. mode. - System testing may be done using the POST drop-in in max. mode. - Error recovery from exceptions which currently do not exist in OpenBoot and from any fatal conditions during flash update - Developing standard validation test suites that could prevent major bugs in CORE and clients - Sample client codes that could facilitate any client porting #### **CORE Workflow** The following figure describes the workflow of CORE. OpenBoot Firmware Introduction #### **CORE Commands** In order to change or interrupt the boot process in CORE, the following commands can be executed: - Skip POST: <Control>+<P> - Enter user interface: <Control>+<U> - User default NVRAM variables for this run: <Control>+<N> - Turn-on messages (if <diag-switch> is set to true): <Control>+<M> ## **POST** At hardware power-on or button power-on, the CORE firmware executes POST if the NVRAM configuration parameter <diag-switch?> was set to true beforehand. The extents of certain tests executed within in the POST depend on the state of the configuration parameter <diag-level>. Introduction OpenBoot Firmware You choose between minimal or maximal testing by setting this configuration parameter to min or max. If the NVRAM configuration parameter <diag-switch?> is true for each test, a message is displayed on a terminal connected to the serial I/O interface A. If the system does not work correctly, error messages will be displayed which indicate the problem. After POST, the OpenBoot firmware boots an operating system or enters the Forth monitor, if the NVRAM configuration parameter <auto-boot?> is false. ## **OpenBoot** Booting the system is the most important function of the OpenBoot firmware. Booting is the process of loading and executing a stand-alone program such as the operating system. After the system is powered on, it usually boots automatically after it has passed POST which occurs without user intervention. If necessary, you can explicitly initiate the boot process from the OpenBoot command prompt. Automatic booting uses the default boot device specified in the nonvolatile RAM (NVRAM). User-initiated booting either uses the default boot device or one specified by the user. In order to boot the system from the default boot device with default settings, enter the following command at the Forth monitor prompt ok: ok **boot** The boot command has the following format: boot <device-specifier> <filename> <-bootoption> #### **Optional Boot Parameters** OpenBoot Firmware Introduction Table 13: Boot Parameters | Parameter | Description | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <device-specifier></device-specifier> | Name (full path or alias) of the boot device. Typical values are cdrom, disk, floppy, net or tape. | | <filename></filename> | Name of program to be booted The filename parameter is relative to the root of the selected device. If no filename is specified, the boot command uses the value of the boot file NVRAM parameter. The NVRAM parameters used for booting are described in the following section. | | <-bootoption> | Bootoption may be one of the following: -a: Prompts interactively for device and name of boot file -h: Halts after loading program -r: Reconfigures Solaris device drivers after changing hardware configuration -v: Prints verbose information during boot procedure | #### **Boot Devices** To explicitly boot from the internal disks using the Forth Monitor, enter: ok boot disk or ok boot disk-2 To retrieve a list of all device alias definitions, enter at the Forth Monitor command prompt: #### devalias The following table lists device aliases available for SCSI devices. Table 14: OpenBoot Aliases for SCSI Devices | Alias | SCSI Device | SCSI Interface | |-------|-----------------------|----------------| | disk | Disk SCSI-target-ID 0 | 1 | | diskf | Disk SCSI-target-ID f | 1 | | diske | Disk SCSI-target-ID e | 1 | | diskd | Disk SCSI-target-ID d | 1 | | diskc | Disk SCSI-target-ID c | 1 | | diskb | Disk SCSI-target-ID b | 1 | Introduction OpenBoot Firmware | Alias | SCSI Device | SCSI Interface | | |-----------------|-------------------------------------------|----------------|--| | diska | Disk SCSI-target-ID a 1 | | | | disk9 | Disk SCSI-target-ID 9 | 1 | | | disk8 | Disk SCSI-target-ID 8 | 1 | | | disk7 | Disk SCSI-target-ID 7 | 1 | | | disk6 | Disk SCSI-target-ID 6 | 1 | | | disk5 | Disk SCSI-target-ID 5 | 1 | | | disk4 | Disk SCSI-target-ID 4 | 1 | | | disk3 | Disk SCSI-target-ID 3 | 1 | | | disk2 | Disk SCSI-target-ID 2 | 1 | | | disk1 | Disk SCSI-target-ID 1 | 1 | | | disk0 | Disk SCSI-target-ID 0 | 1 | | | tape (or tape0) | First tape drive 1<br>SCSI-target-ID 4 | | | | tape1 | Second tape drive<br>SCSI-target-ID 5 | 1 | | | cdrom | CD-ROM partition f, 1<br>SCSI-target-ID 6 | | | | scsi-2 | SCSI 2 | 2 | | | disk-2 | Default disk SCSI-target-ID 0 | 2 | | | disk2f | Disk SCSI-target-ID f | 2 | | | disk2e | Disk SCSI-target-ID e | 2 | | | disk2d | Disk SCSI-target-ID d | 2 | | | disk2c | Disk SCSI-target-ID c | 2 | | | disk2b | Disk SCSI-target-ID b | 2 | | | disk2a | Disk SCSI-target-ID a | 2 | | | disk29 | Disk SCSI-target-ID 9 2 | | | | disk28 | Disk SCSI-target-ID 8 2 | | | | disk27 | Disk SCSI-target-ID 7 2 | | | | disk26 | Disk SCSI-target-ID 6 2 | | | | disk25 | Disk SCSI-target-ID 5 2 | | | | disk24 | Disk SCSI-target-ID 4 | 2 | | OpenBoot Firmware Introduction | Alias | SCSI Device | SCSI Interface | |--------------------|-----------------------------------------|----------------| | disk23 | Disk SCSI-target-ID 3 | 2 | | disk22 | Disk SCSI-target-ID 2 | 2 | | disk21 | Disk SCSI-target-ID 1 | 2 | | disk20 | Disk SCSI-target-ID 0 | 2 | | tape-2 (or tape20) | First tape drive<br>SCSI-target-ID 4 | 2 | | tape21 | Second tape drive<br>SCSI-target-ID 5 | 2 | | cdrom-2 | CD-ROM partition f,<br>SCSI-target-ID 6 | 2 | The following table lists device aliases available for other devices. Table 15: OpenBoot Aliases for Miscellaneous Devices | Alias | Device | |------------|---------------------------------------------------| | cdrom-3 | CD-ROM partition f, on-board IDE secondary master | | disk-3 | Disk, on-board IDE primary master | | disk33 | Disk, on-board IDE secondary slave | | disk32 | Disk, on-board IDE secondary master | | disk31 | Disk, on-board IDE primary slave | | disk30 | Disk, on-board IDE primary master | | ide | on-board IDE | | ebus | EBus | | flash | Flash EPROM | | flash-prog | Flash EPROM programming mode | | floppy | Floppy disk | | keyboard | Keyboard | | mouse | Mouse | | net | Ethernet 1 interface via front panel | | net2 | Ethernet interface 2 | | net3 | Ethernet 3 interface via IOBP | | pci | Primary PCI bus | | ttya | Serial interface A | Introduction OpenBoot Firmware | Alias | Device | |-------|--------------------| | ttyb | Serial interface B | | tyyc | Serial interface C | | tyyd | Serial interface D | | vme | VME | #### **OBDIAG** OBDIAG stands for OpenBoot Diagnostics and is an additional diagnostics drop-in driver program which serves as an NVRAM configuration feature. It allows to test the hardware by calling OBDIAG when the OpenBoot firmware is present and the <ok> prompt has appeared. During the start-up sequence of the CPU, OpenBoot searches for the presence of devices on all expansion buses and evaluates their characteristics such as device ID, device type, vendor ID, and revision ID. In order to test the hardware, OBDIAG requires selftest methods for the discovered devices. If OBDIAG does not find any selftest methods in the device nodes, it looks for its own selftest methods. ### **Executing OBDIAG** There are two different methods to execute OBDIAG: - a) Via Script - b) Manually #### Via Script In order to execute OBDIAG via script, set two configuration variables by enterring: setenv mfg-mode chamber setenv diag-switch? true Now a script of additional diagnostic tests is executed automatically after each POST from OBDIAG provided that POST has been running without failure during hardware power on. #### Manually In order to execute OBDIAG manually, enter the following command at the ok prompt: OpenBoot Firmware Introduction #### obdiag When OBDIAG is called, the <obdiag> test prompt appears and you can now choose the required test. You can run single tests, a number of tests, all tests, or all tests with exceptions. If the test has passed successfully, a short test comment will appear on screen. In order to return to the main menu, hit the enter key. #### **Terminating OBDIAG** In order to terminate OBDIAG and return to OpenBoot, enter #### exit The OpenBoot prompt will then reappear. #### **OBDIAG Commands** Apart from testing the hardware, you can also call several commands which can be seen in the ODBIAG main menu. The following table provides an overview of these commands. **Table 16:** OBDIAG Commands | Command | Description | |------------|---------------------------------------------------------| | exit | Exits obdiag tool | | help | Prints this help information | | setenv | Sets diagnostic configuration variable to new value | | printenvs | Prints values for diagnostic configuration variables | | versions | Prints selftests, library, and obdiag tool versions | | test-all | Tests all devices displayed in the main menu | | test 1,2,5 | Tests devices 1, 2, and 5 | | except 2,5 | Tests all devices except for devices 2 and 5 | | what 1,2,5 | Prints some selected properties for devices 1, 2, and 5 | OBDIAG provides a brief excerpt of the OpenBoot configuration variables. The values of the variables are displayed after entering the following command: #### printenvs You can decide whether the chosen test will either stop at the occurrence of the first error or continue to test the hardware. It is also possible to run the test more than once or produce a detailed print-out of the test. Introduction OpenBoot Firmware The example below shows the detailed print out of an OBDIAG test. #### Example: ``` obdiag> setenv diag-verbosity 2 diag-verbosity = 2 Hit any key to return to the main menu <cr> obdiag> setenv diag-continue? 0 diag-continue? = 0 Hit any key to return to the main menu <cr> obdiag> test 2 Hit the spacebar to interrupt testing Testing /pci@1f,0/ebus@1 SUBTEST: vendor-id-test SUBTEST: device-id-test SUBTEST: mixmode-read SUBTEST: e2-class-test SUBTEST: status-reg-walk1 SUBTEST: line-size-walk1 SUBTEST: latency-walk1 SUBTEST: line-walk1 SUBTEST: pin-test SUBTEST: dma-reg-test SUBTEST: dma-func-test Selftest at /pci@1f,0/ebus@1 ...... Hit any key to return to the main menu <cr> obdiag> exit <cr>> ``` ## **VxWorks Support** The PLCC PROM delivered together with the CPU board contains support for the real-time operating system VxWorks 5.4 from WindRiver Systems. A VxWorks booter, "bootrom.hex" image, is provided as dropin named "bootrom". In order to execute it, enter at the CORE command prompt; #### execute bootrom To automatically start the VxWorks booter at power up, enter: ``` set kernel bootrom ``` OpenBoot Firmware NVRAM Boot Parameters ## **NVRAM Boot Parameters** The OpenBoot firmware holds its configuration parameters in NVRAM. To see a list of all available configuration parameters, enter at the Forth Monitor prompt: printenv As you can see in the list, the default setting is for the CPU board to boot the operating system automatically. If this is not the case, ensure that the <auto-boot?> parameter is set to true. To set specific parameters, use the setenv command as follows: setenv <configuration\_parameter> <value> The configuration parameters in the following table are involved in the boot process. Table 17: OpenBoot Configuration Parameters | Parameter | Default<br>Value | Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------| | auto-boot? | true | If true, automatic booting after power on or reset | | boot-device | disk | Device from which to boot | | boot-file | empty string | File to boot | | diag-switch? | false | If true, run in diagnostic mode, test results are<br>shown, boot up takes longer<br>If false, normal mode, short boot up | | diag-device | net | Device from which to boot in diagnostic mode | | diag-file | empty string | File to boot in diagnostic mode | When booting an operating system or another stand-alone program, and neither a boot device nor a filename is supplied, the boot command of the Forth monitor takes the omitted values from the NVRAM configuration parameters. If the parameter <diag-switch?> is false, the parameters <boot-device> and <boot-file> are used. Otherwise, the OpenBoot firmware uses the parameters <diag-device> and <diag-file> for booting. Diagnostics OpenBoot Firmware ## **Diagnostics** The Forth Monitor includes several diagnostic routines. These on-board tests let you check devices such as network controller, SCSI devices, floppy disk system, memory, clock, keyboard and audio. User-installed devices can be tested if their firmware includes a self-test routine. The table below lists several diagnostic routines. Table 18: Diagnostic Routines | 6 1 | D | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Command | Description | | probe-scsi | Identifies devices connected to the on-board SCSI controller | | probe-scsi-all [ <device-path>]</device-path> | Performs probe-SCSI on all SCSI controllers installed in the system below the specified device tree node. If <device-path> is omitted, the root node is used.</device-path> | | test [ <device-specifier>]</device-specifier> | Executes the specified device's self-test method. <device-specifier> may be a device path name or a device alias. Example: test net - test network connection</device-specifier> | | test-all [ <device-specifier>]</device-specifier> | Tests all devices that have a built-in self-test method and that reside below the specified device tree node. If <device-specifier> is omitted, the root node is used.</device-specifier> | | watch-clock | Monitors the clock function. | | watch-net | Monitors network connection via primary Ethernet | | probe-ide | Identifies devices connected to IDE bus | | probe-ide-all [ <device-path>]</device-path> | Performs probe-ide on all IDE buses installed in the system below the specified device tree. If <device path=""> is omitted, the root node is used.</device> | ## **SCSI Bus** To check the on-board SCSI#1 or SCSI#2 for connected devices, enter: ``` ok probe-scsi Primary UltraSCSI bus: Target 1 Unit 0 Disk WDIGTL WDE9100 ULTRA2 1.21 - Secondary UltraSCSI bus: ``` OpenBoot Firmware Diagnostics ok ## **All SCSI Buses** To check all SCSI buses installed in the system, enter the following: ``` probe-scsi-all ``` The actual response depends on the devices on the SCSI buses. Note: A terminal message as answer to the command probe-scsi-all can take up to two minutes. ``` ok probe-scsi-all /pci@1f,0/scsi@2 Target 6 Unit 0 Disk Removable Read Only Device SONY CD-ROM CDU-8012 3.1a /pci@1f/pci@4,1/scsi@2 Target 3 Unit 0 Disk FUJITSU M2952ESP SUN2.1G2545 ok ``` ## **Single Device** To test a single installed device, enter: ``` test <device-specifier> ``` This executes the self-test device method of the specified device node. ## **Group of Devices** To test a group of installed devices, enter: ``` test-all ``` All devices below the root node of the device tree are tested. The response depends on the devices having a self-test method. If a device specifier option is supplied at the command line, all devices below the specified device tree node are tested. ### Clock To test the clock function enter: Diagnostics OpenBoot Firmware ``` ok watch-clock Watching the 'seconds' register of the real time clock chip. It should be 'ticking' once a second. Type any key to stop. 22 ok ``` The system responds by incrementing a number every second. Press any key to stop the test. ## **Network** To monitor the network connection enter: The system monitors the network traffic. It displays a dot (.) each time it receives a valid packet and displays an X each time it receives a packet with an error which can be detected by the network hardware interface. ## **IDE Devices** The following is an example output obtained after enterring probe-ide. ``` ok probe-ide Device 0 ( Primary Master ) Not Present Device 1 ( Primary Slave ) Not Present Device 2 ( Secondary Master ) Removable ATAPI Model: TOSHIBA CD-ROM XM-6702B Device 3 ( Secondary Slave ) Not Present ok ``` ## **Displaying System Information** The Forth Monitor provides several commands to display system information such as the system banner, the Ethernet address for the Ethernet controller, the contents of the ID PROM, and the version number of the OpenBoot firmware. #### **Ethernet Address and Host ID** In order to see the Ethernet address and host ID, enter the following command at the OpenBoot prompt: #### ok banner The figures below explain how the CPU board's Ethernet address and the host ID are determined. Figure 22: 48-bit (6-byte) Ethernet Address Figure 23: 32-bit (4-byte) Host ID #### **ID PROM** The ID PROM contains specific information on the individual machine including the serial number, date of manufacture, and assigned Ethernet address. The following table lists these commands. Table 19: Commands to Display System Information | Command | Description | |------------|--------------------------------------------| | banner | Displays system banner | | .enet-addr | Displays the Ethernet address. | | .idprom | Displays ID PROM contents, formatted | | .traps | Displays a list of SPARC trap types | | .version | Displays version and date of the boot PROM | | show-devs | Displays a list of all device tree nodes | | devalias | Displays a list of all device aliases | OpenBoot Firmware Resetting the System ## **Resetting the System** If your system needs to be reset, there are two possibilities: - Software reset For this type of reset, use the command reset at the Forth command line. - Button power-on reset In both cases the system begins with the initialization procedures. If the system is reset via a button power-on reset, the power-on self test is executed before the initialization if the NVRAM configuration variable <diag-switch?> is set true. ## **Activating OpenBoot Help** The Forth Monitor contains an online help which can be activated by entering the command help. Entering help creates the following screen output. ``` ok help Enter 'help command-name' or 'help category-name' for more help (Use ONLY the first word of a category description) Examples: help select -or- help line Main categories are: Numeric output Radix (number base conversions) Arithmetic Memory access Line editor System and boot configuration parameters Select I/O devices Floppy eject Power-on reset Diag (diagnostic routines) Resume execution File download and boot Nvramrc (making new commands permanent) ``` A list of all available help categories is displayed. These categories may also contain subcategories. To get help for special Forth words or subcategories, enter #### help <name> The online help shows you the Forth word, the parameter stack before and after execution of the Forth word (before -- after), and a short description. The online help of the Forth monitor is located in the boot PROM. This means that an online help is not available for all Forth words. Typical examples for how to get help for special Forth words or subcategories are given below. ``` ok help power reset-all reset-machine, (simulates power cycling ) power-off Power Off ok ok help memory dump ( addr length -- ) display memory at addr for length bytes fill ( addr length byte -- ) fill memory starting at addr with byte move ( src dest length -- ) copy length bytes from src to dest address map? ( vaddr -- ) show memory map information for the virtual address ``` ``` x? ( addr -- ) display the 64-bit number from location addr 1? ( addr\ --\ ) display the 32-bit number from location addr \ensuremath{\text{w?}} ( \ensuremath{\text{addr}} -- ) display the 16-bit number from location \ensuremath{\text{addr}} c? ( addr -- ) display the 8-bit number from location addr x@ ( addr -- n ) place on the stack the 64-bit data at location addr 1@ ( addr -- n ) place on the stack the 32-bit data at location addr w@ ( addr -- n ) place on the stack the 16-bit data at location addr c@ ( addr -- n ) place on the stack the 8-bit data at location addr x! ( n addr -- ) store the 64-bit value n at location addr 1! ( n addr -- ) store the 32-bit value n at location addr w! ( n addr -- ) store the 16-bit value n at location addr c! ( n addr -- ) store the 8-bit value n at location addr ``` # **Maps and Registers** | Interrupt Map | 103 | |----------------------------------------------------------------------------------------------------------------------------|------------| | Physical Memory Map | 105 | | UltraSPARC-IIi+ Physical Address Memory Map | | | Memory Address Map | | | UltraSPARC-IIi+ Internal CSR Space | | | PCI Bus Address Map | 107 | | PCIO-2 Address Map | | | System Configuration Registers | 110 | | Overview of System Configuration Registers | 110 | | Miscellaneous Control Register | 112 | | User LED Control Registers LED Control Register 1 LED Control Register 2 | 113<br>114 | | LED Control Register 3 | | | External Failure Status Register | 117 | | Watchdog Timer Registers Watchdog Timer Control Register Watchdog Timer Trigger Register Watchdog Timer Status Register | 118<br>119 | | Timer Registers Timer Control Register Timer Clear Control Register Timer Status Register | | | Timer Initial Control Registers Timer Counter Status Register | | | Interrupt Enable Control Register | 125 | |---------------------------------------|-----| | Interrupt Pending Status Register | 125 | | Reset Register | 126 | | Board Status Registers | 127 | | Switch 1 and 2 Status Register | 127 | | Switch 3 and 4 Status Register | 128 | | Board Configuration Status Register 1 | 129 | | Board Configuration Status Register 2 | 130 | | Hardware Revision Register | 131 | | I2C Registers | 131 | Interrupt Map Maps and Registers ## **Interrupt Map** The following table lists all interrupt sources, their vectors from the UIC to the PIE, their vectors from the PIE to the processor's execution unit and the respective priority. | Interrupt Source | RIC Vector | CPU Internal<br>Vector | Offset | Priority | |----------------------------------|------------------|------------------------|------------------|----------| | VME ACFAIL#/SYSFAIL# rising edge | 17 <sub>16</sub> | 7C8 <sub>16</sub> | 08 <sub>16</sub> | 6 | | Audio | $24_{16}$ | 7E3 <sub>16</sub> | 23 <sub>16</sub> | 8 | | Ethernet interface 2 | 16 <sub>16</sub> | 7D8 <sub>16</sub> | 18 <sub>16</sub> | 6 | | Ethernet interface 4 | 15 <sub>16</sub> | 7C2 <sub>16</sub> | 02 <sub>16</sub> | 5 | | Floppy interface | 29 <sub>16</sub> | 7E7 <sub>16</sub> | 27 <sub>16</sub> | 8 | | IDE interface 1 | 1F <sub>16</sub> | 7E4 <sub>16</sub> | 24 <sub>16</sub> | 7 | | IDE interface 2 | 1F <sub>16</sub> | 7E4 <sub>16</sub> | 24 <sub>16</sub> | 7 | | Parallel interface | 22 <sub>16</sub> | 7E2 <sub>16</sub> | 22 <sub>16</sub> | 2 | | Ethernet interface 1/3 | 21 <sub>16</sub> | 7E1 <sub>16</sub> | 21 <sub>16</sub> | 3 | | USB interface | $0F_{16}$ | 7C4 <sub>16</sub> | 04 <sub>16</sub> | 7 | | PMC1 A | 39 <sub>16</sub> | 7CD <sub>16</sub> | $0D_{16}$ | 4 | | PMC1 B | 03 <sub>16</sub> | 7D2 <sub>16</sub> | 12 <sub>16</sub> | 3 | | PMC1 C | 0C <sub>16</sub> | 7D5 <sub>16</sub> | 15 <sub>16</sub> | 4 | | PMC1 D | $0B_{16}$ | 7D6 <sub>16</sub> | 16 <sub>16</sub> | 3 | | PMC2 A | 1D <sub>16</sub> | 7C6 <sub>16</sub> | 06 <sub>16</sub> | 5 | | PMC2 B | 1C <sub>16</sub> | 7DD <sub>16</sub> | 1D <sub>16</sub> | 4 | | PMC2 C | 0C <sub>16</sub> | 7D5 <sub>16</sub> | 15 <sub>16</sub> | 4 | | PMC2 D | $0B_{16}$ | 7D6 <sub>16</sub> | 16 <sub>16</sub> | 3 | | PMC3 A | 28 <sub>16</sub> | 7E6 <sub>16</sub> | 26 <sub>16</sub> | 7 | | PMC3 B | 1B <sub>16</sub> | 7DE <sub>16</sub> | $1E_{16}$ | 3 | | PMC3 C | 2A <sub>16</sub> | 7E8 <sub>16</sub> | 28 <sub>16</sub> | 2 | | PMC3 D | 1A <sub>16</sub> | 7CF <sub>16</sub> | 0F <sub>16</sub> | 1 | | PMC4 A | $0E_{16}$ | 7D4 <sub>16</sub> | 14 <sub>16</sub> | 6 | | PMC4 B | 38 <sub>16</sub> | 7C9 <sub>16</sub> | 09 <sub>16</sub> | 5 | | PMC4 C | 19 <sub>16</sub> | 7DF <sub>16</sub> | 1F <sub>16</sub> | 1 | Maps and Registers Interrupt Map | Interrupt Source | RIC Vector | CPU Internal<br>Vector | Offset | Priority | |--------------------|------------------|------------------------|------------------|----------| | PMC4 D | 09 <sub>16</sub> | 7D7 <sub>16</sub> | 17 <sub>16</sub> | 1 | | PS/2 keyboard | $2B_{16}$ | 7E9 <sub>16</sub> | 29 <sub>16</sub> | 4 | | PS/2 mouse | 2C <sub>16</sub> | 7EA <sub>16</sub> | 2A <sub>16</sub> | 4 | | SCSI interface 1 | 20 <sub>16</sub> | 7E0 <sub>16</sub> | $20_{16}$ | 3 | | SCSI interface 2 | 14 <sub>16</sub> | 7D9 <sub>16</sub> | 19 <sub>16</sub> | 4 | | SCSI interface 3 | 0D <sub>16</sub> | 7C5 <sub>16</sub> | 05 <sub>16</sub> | 5 | | Serial interface 1 | 2D <sub>16</sub> | 7EB <sub>16</sub> | $2B_{16}$ | 7 | | Serial interface 2 | 04 <sub>16</sub> | 7D1 <sub>16</sub> | 11 <sub>16</sub> | 4 | | Serial interface 3 | 0A <sub>16</sub> | 7C7 <sub>16</sub> | 07 <sub>16</sub> | 2 | | Serial interface 4 | 01 <sub>16</sub> | 7D3 <sub>16</sub> | 13 <sub>16</sub> | 1 | | SUN keyboard | $10_{16}$ | 7CA <sub>16</sub> | $0A_{16}$ | 2 | | SUN mouse | 07 <sub>16</sub> | 7C0 <sub>16</sub> | $00_{16}$ | 7 | | Temperature sensor | 11 <sub>16</sub> | 7DB <sub>16</sub> | $1B_{16}$ | 1 | | Timer 1/Timer 2 | 06 <sub>16</sub> | 7D0 <sub>16</sub> | $10_{16}$ | 6 | | VME_N[0] | 18 <sub>16</sub> | 7CC <sub>16</sub> | 0C <sub>16</sub> | 6 | | VME_N[1] | 1E <sub>16</sub> | 7DC <sub>16</sub> | 1C <sub>16</sub> | 6 | | VME_N[2] | 05 <sub>16</sub> | 7C1 <sub>16</sub> | 01 <sub>16</sub> | 5 | | VME_N[3] | 13 <sub>16</sub> | 7DA <sub>16</sub> | 1A <sub>16</sub> | 3 | | VME_N[4] | 02 <sub>16</sub> | 7C3 <sub>16</sub> | 03 <sub>16</sub> | 2 | | VME_N[5] | 00 <sub>16</sub> | 7CE <sub>16</sub> | $0E_{16}$ | 2 | | VME_N[6] | 12 <sub>16</sub> | 7CB <sub>16</sub> | $0B_{16}$ | 1 | | VME_N[7] | 17 <sub>16</sub> | 7C8 <sub>16</sub> | 08 <sub>16</sub> | 6 | | Watchdog timer | 25 <sub>16</sub> | 7E5 <sub>16</sub> | 25 <sub>16</sub> | 8 | Physical Memory Map Maps and Registers ## **Physical Memory Map** The UltraSPARC-IIi+ has a 41-bit wide physical address range. This address range is divided into some specified areas for e.g. the main memory or the PCI bus. Each area is subdivided into other areas, e.g. the main memory area is subdivided into the different memory module areas with the memory banks. Some areas are subdivided further down to one register with one byte, i.e. the System Control registers in the EBus area are byte-oriented. The tables on the following pages describe the areas with the related address maps. If an address map is subdivided into other areas, a separate table is available below and a reference to this table can be found in the description column. ## UltraSPARC-IIi+ Physical Address Memory Map The main address map gives an overview of the whole address space of the UltraSPARC-IIi+ CPU. This address range is used for the main memory, and the PCI bus. Each defined address space is divided into subspaces which are described in the next sections. | p | |---| | Ì | | Physical Address Range<br>PA<400> | Size | Description | Access | |--------------------------------------------------------------|---------|-----------------------------------------------------------------------|--------------| | 000.0000.0000 <sub>16</sub> -<br>001.FFFF.FFFF <sub>16</sub> | 8 GByte | Main memory | Cacheable | | 002.0000.0000 <sub>16</sub> - 007.FFFF.FFFF <sub>16</sub> | | Reserved | Cacheable | | $008.0000.0000_{16} - \\ 1FB.FFFF.FFFF_{16}$ | | Reserved | Noncacheable | | 1FC.0000.0000 <sub>16</sub> -<br>1FD.FFFF.FFFF <sub>16</sub> | 8 GByte | Reserved, do not use | Noncacheable | | 1FE.0000.0000 <sub>16</sub> -<br>1FF.FFFF.FFFF <sub>16</sub> | 8 GByte | PCI bus, processor<br>subsystem,<br>memory, clock<br>control, and ECU | Noncacheable | ## **Memory Address Map** The main memory address range is divided between on-board memory and the MEM-550 memory modules. Two banks of 256 MByte and four banks of 256 MByte result in a total amount of up to 2 GB main memory. Maps and Registers Physical Memory Map Table 21: Main Memory Address Map | Physical Address Range<br>PA<410> | Size | Bank | Memory<br>Location | DIMM<br>Type | |-------------------------------------------------------------------------------------|-----------|------|--------------------|--------------| | 000.0000.0000 <sub>16</sub> - 000.0FFF.FFFF <sub>16</sub> | 256 MByte | 0 | On-board<br>memory | DIMM 0 | | $\begin{array}{c} 000.8000.0000_{16} - \\ 000.8FFF.FFFF_{16} \end{array}$ | 256 MByte | 2 | | DIMM 1 | | $\begin{array}{c} 001.0000.0000_{16} - \\ 001.0FFF.FFFF_{16} \end{array}$ | 256 MByte | 4 | SPARC/MEM-5<br>50 | DIMM 2 | | $\begin{array}{c} 001.1000.0000_{16} - \\ 001.1 \mathrm{FFF.FFFF}_{16} \end{array}$ | 256 MByte | 5 | | | | $\begin{array}{c} 001.8000.0000_{16} - \\ 001.8 \mathrm{FFF.FFFF}_{16} \end{array}$ | 256 MByte | 6 | | DIMM 3 | | $\begin{array}{c} 001.9000.0000_{16} - \\ 001.9FFF.FFFF_{16} \end{array}$ | 256 MByte | 7 | | | ## UltraSPARC-IIi+ Internal CSR Space The UltraSPARC-IIi+ internal configuration space registers (CSR) are used for the configuration of the peripheral parts of the CPU, e.g. the PCI bus module (PBM), the I/O memory management unit (IOM), and the interrupt unit. Table 22: UltraSPARC-IIi+ Internal CSR Space | Physical Address Range | Size | Description | |--------------------------------------------------------------|----------|----------------------------| | 1FE.0000.0000 <sub>16</sub> -<br>1FE.0000.01FF <sub>16</sub> | 512 Byte | PBM | | 1FE.0000.0200 <sub>16</sub> -<br>1FE.0000.03FF <sub>16</sub> | 512 Byte | IOM | | 1FE.0000.0400 <sub>16</sub> -<br>1FE.0000.1FFF <sub>16</sub> | 7 KByte | PCI interrupt engine (PIE) | | 1FE.0000.2000 <sub>16</sub> -<br>1FE.0000.5FFF <sub>16</sub> | 16 KByte | PBM | | 1FE.0000.6000 <sub>16</sub> -<br>1FE.0000.9FFF <sub>16</sub> | 12 KByte | PIE | | 1FE.0000.A000 <sub>16</sub> -<br>1FE.0000.A7FF <sub>16</sub> | 2 KByte | IOM | | 1FE.0000.A800 <sub>16</sub> -<br>1FE.0000.EFFF <sub>16</sub> | 22 KByte | PIE | | 1FE.0000.F000 <sub>16</sub> -<br>1FE.00FF.F018 <sub>16</sub> | 23 MByte | Memory control unit (MCU) | Physical Memory Map Maps and Registers | Physical Address Range | Size | Description | |--------------------------------------------------------------|---------|-------------| | 1FE.00FF.F020 <sub>16</sub> | 8 Byte | PIE | | 1FE.00FF.F028 <sub>16</sub> -<br>1FE.00FF.FFFF <sub>16</sub> | 4 KByte | MCU | | 1FE.0100.0000 <sub>16</sub> -<br>1FE.0100.0041 <sub>16</sub> | 65 Byte | PBM | ## **PCI Bus Address Map** The PCI bus address space is divided into areas for the different PCI accesses, e.g. configuration access, I/O access or memory access. These areas are distributed to the PCI devices on the SPARC/CPU-56. The address allocation of the devices is made dynamically during the PCI configuration cycles after reset in OpenBoot. The allocation depends on the availability of PCI devices (I/O board, PMC module). The PCI device PCIO, part of the UltraSPARC-IIi+ chip set, must be available at power up for booting and has a fixed PCI address space. It has an interface to the EBus, where the boot PROM is located. Additionally, it has an interface to the MII bus from where the twisted-pair Ethernet interfaces are generated. Table 23: PCI Bus Address Map | Address Range in PA<40:0> | Size | Description | |------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------| | 1FE.0100.0100 <sub>16</sub> -<br>1FE.01FF.FFFF <sub>16</sub> | 24 MByte - 256 Byte | PCI bus configuration space | | $1 FE.0200.0000_{16} - \\ 1 FE.02 FF.FFFF_{16}$ | 24 MByte | PCI bus I/O space | | $1 FE.0300.0000_{16} - \\ 1 FE.FFFF.FFFF_{16}$ | 4 GByte - 48 MByte | Reserved | | $\begin{array}{c} 1 \text{FF.0000.0000}_{16} \text{-} \\ 1 \text{FF.FFF.FFF}_{16} \end{array}$ | 4 GByte | PCI bus memory space | | 1FF.F000.0000 <sub>16</sub> -<br>1FF.F17F.FFFF <sub>16</sub> | 24 MByte | PCI bus memory space for the PCIO-2 | | 1FF.F180.0000 <sub>16</sub> -<br>1FF.FFFF.FFFF <sub>16</sub> | 256 MByte - 24<br>MByte | PCI bus memory space | ## PCIO-2 Address Map The PCIO-2 has an address space of 24 MByte in total. It is divided into: • 16 MByte for the boot PROM or flash memory on the EBus (CS0#) Maps and Registers Physical Memory Map Seven address spaces for other EBus devices (CS1# - CS7#), e.g. RTC/NVRAM, the System Configuration registers or a serial controller. • The PCIO-2 System Configuration registers The detailed memory map is given in the following table. Memory areas which are not covered in the table are reserved for the EBus. Table 24: PCIO-2 Address Map | Address Range in PA<40:0> | Size | EBus CS# | Description | |--------------------------------------------------------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------| | 1FF.F000.0000 <sub>16</sub> -<br>1FF.F00F.FFFF <sub>16</sub> | 1 MByte | 0 | PLCC PROM on the EBus<br>(if SW1-1 is OFF and if bit 0<br>of the Miscellaneous<br>Control register is set to 0) | | 1FF.F010.0000 <sub>16</sub> -<br>1FF.F0FF.FFFF <sub>16</sub> | 15 MByte | 0 | Reserved for the EBus (if SW1-1 is OFF and if bit 0 of the Miscellaneous Control register is set to 0) | | 1FF.F000.0000 <sub>16</sub> -<br>1FF.F00F.FFFF <sub>16</sub> | 1 MByte | 0 | Boot section of flash<br>memory on the EBus (if<br>SW1-1 is ON or if bit 0 of<br>the Miscellaneous Control<br>register is set to 1) | | 1FF.F010.0000 <sub>16</sub> -<br>1FF.F0FF.FFFF <sub>16</sub> | 15 MByte | 0 | User flash memory on the EBus (if SW1-1 is ON or if bit 0 of the Miscellaneous Control register is set to 1) | | 1FF.F100.6000 <sub>16</sub> -<br>1FF.F100.7FFF <sub>16</sub> | 8 KByte | 1 | RTC/NVRAM on the EBus | | 1FF.F110.0000 <sub>16</sub> –<br>1FF.F11F.FFFF <sub>16</sub> | 1 MByte | 2 | PLCC PROM mirror area<br>(independent of SW2-1 and<br>bit 0 of the Miscellaneous<br>Control register) | | 1FF.F130.0100 <sub>16</sub> -<br>1FF.F130.0108 <sub>16</sub> | 8 Byte | 4 | Serial controller on the EBus Serial interface A | | 1FF.F130.0200 <sub>16</sub> -<br>1FF.F130.0208 <sub>16</sub> | 8 Byte | 4 | Serial controller on the<br>EBus<br>Serial interface B | | 1FF.F130.0300 <sub>16</sub> -<br>1FF.F130.0308 <sub>16</sub> | 8 Byte | 4 | Serial controller on the<br>EBus<br>Serial interface C | | 1FF.F130.0400 <sub>16</sub> -<br>1FF.F130.0408 <sub>16</sub> | 8 Byte | 4 | Serial controller on the<br>EBus<br>Serial interface D | Physical Memory Maps and Registers | Address Range in PA<40:0> | Size | EBus CS# | Description | |--------------------------------------------------------------|----------|----------|-------------------------------------------| | 1FF.F160.0100 <sub>16</sub> -<br>1FF.F160.01FF <sub>16</sub> | 256 Byte | 7 | System Configuration register on the EBus | | 1FF.F170.0000 <sub>16</sub> -<br>1FF.F17F.FFFF <sub>16</sub> | 1 MByte | n.a. | PCIO configuration registers | # **System Configuration Registers** The CPU board implements a set of system configuration registers via the field-programmable gate array (FPGA), which is accessible via the EBus. The CPU Board System Configuration registers are used to control the on-board functions and to receive status information of the board. It is subdivided into 16 areas with 16 Bytes, each provided with a special function or reserved for future use. In the following an overview of the System Configuration registers in the CPU board address space is given. Every register is described separately in the following chapters. # **Overview of System Configuration Registers** The table below shows an overview of all registers in the CPU board address space. Table 25: CPU Board System Configuration Register Address Map | Address Range in PA<40:0> | Size | Access | Default | Description | |--------------------------------|---------|--------|------------------|----------------------------------------| | 1FF.F160.0100 <sub>16</sub> | 16 Byte | | | Function Unit Miscellaneous<br>Control | | $1 FF.F160.0100_{16}$ | 1 Byte | r/w | 00 <sub>16</sub> | Miscellaneous Control register | | $1 \mathrm{FF.F160.0110}_{16}$ | 16 Byte | | | Function Unit Display | | 1FF.F160.0110 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | LED 1 Control register | | 1FF.F160.0111 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | LED 2 Control register | | 1FF.F160.0112 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | LED 3 Control register | | 1FF.F160.0113 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | LED 4 Control register | | 1FF.F160.0120 <sub>16</sub> | 16 Byte | | | Function Unit External<br>Failure | | 1FF.F160.0120 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | External Failure Status register | | $1 \mathrm{FF.F160.0130}_{16}$ | 16 Byte | | | Function Unit Watchdog | | 1FF.F160.0130 <sub>16</sub> | 1 Byte | r/w | 08 <sub>16</sub> | Watchdog Control register | | 1FF.F160.0131 <sub>16</sub> | 1 Byte | W | FF <sub>16</sub> | Watchdog Trigger register | | 1FF.F160.0134 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Watchdog Status register | | 1FF.F160.0140 <sub>16</sub> | 16 Byte | | | Function Unit Timer | | Address Range in | Size | Access | Default | Description | |-----------------------------|---------|--------|------------------|------------------------------------------| | PA<40:0> | | | | | | 1FF.F160.0140 <sub>16</sub> | 1 Byte | r/w | $00_{16}$ | Timer Control register | | 1FF.F160.0141 <sub>16</sub> | 1 Byte | w | FF <sub>16</sub> | Timer Clear Control register | | 1FF.F160.0144 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Timer Status register | | 1FF.F160.0148 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Timer 1 Init Control register U | | 1FF.F160.0149 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Timer 1 Init Control register L | | 1FF.F160.014A <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Timer 2 Init Control register U | | 1FF.F160.014B <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Timer 2 Init Control register L | | 1FF.F160.014C <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Timer 1 Counter Status register U | | 1FF.F160.014D <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Timer 1 Counter Status register L | | 1FF.F160.014E <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Timer 2 Counter Status register U | | 1FF.F160.014F <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Timer 2 Counter Status register L | | 1FF.F160.0180 <sub>16</sub> | 16 Byte | | | Function Unit Interrupt | | 1FF.F160.0180 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Interrupt Enable Control register | | 1FF.F160.0184 <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | Interrupt Pending Status register | | 1FF.F160.01D0 <sub>16</sub> | 16 Byte | | | Function Unit Reset | | 1FF.F160.01D4 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Reset Status register | | 1FF.F160.01E0 <sub>16</sub> | 16 Byte | | | Function Unit Board Status | | 1FF.F160.01E0 <sub>16</sub> | 1 Byte | r | FF <sub>16</sub> | Switch 1 and 2 Status register | | 1FF.F160.01E1 <sub>16</sub> | 1 Byte | r | FF <sub>16</sub> | Switch 3 and 4 Status register | | 1FF.F160.01E2 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Board Configuration 1<br>Status register | | 1FF.F160.01E3 <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Board Configuration 2<br>Status register | | 1FF.F160.01EF <sub>16</sub> | 1 Byte | r | 00 <sub>16</sub> | Hardware Revision Status register | | 1FF.F160.01F0 <sub>16</sub> | 16 Byte | | | Function Unit I2C register | | Address Range in PA<40:0> | Size | Access | Default | Description | |-----------------------------|--------|--------|------------------|----------------| | 1FF.F160.01FE <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | I2C register 1 | | 1FF.F160.01FF <sub>16</sub> | 1 Byte | r/w | 00 <sub>16</sub> | I2C register 2 | # **Miscellaneous Control Register** The Miscellaneous Control register is used to switch between the PLCC Boot PROM and the flash memory and to select availability of Ethernet interface 1. Address: 1FF.F160.0100<sub>16</sub> Table 26: Miscellaneous Control Register | Bit | Name | Description | Default | Access | |-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 0 | TSOP EN | Used to switch between PLCC PROM access and flash memory access in the address space for CS0#. After reset, this bit is cleared (0). 0: If SW1-2 is OFF, the PLCC PROM is available in the CS0# address space. If SW1-2 is ON the flash memory is available in the CS0# address space. 1: The flash memory is available in the CS0# address space. Note: You can only write a "1" to this bit. After doing so, it can not be cleared anymore to "0". | 02 | r/w | | 1 | PS/2 BACK | Used to switch between a rear connected and a front connected PS/2 keyboard/mouse. 0: Front panel PS/2 keyboard/mouse is enabled. 1: Rear panel PS/2 keyboard/mouse is enabled. | 02 | r/w | | 2 | SER2_RS42<br>2EN | Used to enable the voltage supply for the RS-422 cable connected to the serial B interface. 0: Voltage supply is disabled. The ring indicator of the serial B interface can be used. 1: Voltage supply is enabled. The ring indicator of the serial interface B cannot be used. | 02 | r/w | | 34 | - | These bits are always zero. | $0_{2}$ | r | | Bit | Name | Description | Default | Access | |-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 57 | ETH1/3CT<br>RL | These bits determine whether Ethernet interface 1 at the front panel or Ethernet interface 3 via IOBP is active. The selection is made by OpenBoot or VxWorks at board start-up. Per default, the selection is done automatically and depends on which Ethernet interface has a link. If both or no interfaces have a link, Ethernet interface 1 is preferred 000 <sub>2</sub> : No change of current status 0x1 <sub>2</sub> : Ethernet interface 1 is enabled 010 <sub>2</sub> : Ethernet interface 3 is enabled 1x1 <sub>2</sub> : Selection is made automatically with preference of interface 1 110 <sub>2</sub> : Selection is made automatically with preference of interface 3 Note: You can only write a "1" to each of these bits. After doing so, the respective bit can not be cleared anymore to "0". | - | w | | 5 | ETH1 EN | Status of Ethernet interface 1<br>0: Disabled<br>1: Enabled | 12 | r | | 6 | ETH3 EN | Status of Ethernet interface 3<br>0: Disabled<br>1: Enabled | 02 | r | | 7 | Reserved | Always zero | $0_2$ | r | # **User LED Control Registers** The following registers control front panel LED related features. # **LED Control Register 1** This register is used to switch between the different operation modes of LED 1. # Address: 1FF.F160.0110<sub>16</sub> Table 27: LED Control Register 1 | Bit | Name | Description | Default | Access | |-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 40 | LED_DISPLA<br>Y | Board status 00000 <sub>2</sub> : Red: Board reset Weak red: Board abort (during reset access) Green: Board running Blinking red/weak red: No PCI activity within the last two seconds Blinking green: No boot code found Weak red: 12V power supply on the VME backplane is not available | 000002 | r/w | | | | User LED mode<br>00100 <sub>2</sub> : LED is OFF<br>00001 <sub>2</sub> : LED shines green<br>00010 <sub>2</sub> : LED shines red | | | | | | IDE activity<br>10011 <sub>2</sub> : IDE 1/2 | | | | | | Ethernet activity 11000 <sub>2</sub> : Ethernet 1 11001 <sub>2</sub> : Ethernet 2 11010 <sub>2</sub> : Ethernet 3 11011 <sub>2</sub> : Ethernet 4 11100 <sub>2</sub> : Ethernet 1/3 11101 <sub>2</sub> : Ethernet 1/3 | | | | 75 | | At all other values, the LED is OFF. These bits are always zero | | r | # **LED Control Register 2** This register is used to switch between the different operation modes of LED 2. # Address: 1FF.F160.0110<sub>16</sub> Table 28: LED Control Register 2 | Bit | Name | Description | Default | Access | |-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 40 | LED_DISPLAY | User LED mode 00000 <sub>2</sub> : OFF 00001 <sub>2</sub> : Green 00010 <sub>2</sub> : Red 00011 <sub>2</sub> : Weak red 00101 <sub>2</sub> : Slow blinking green (1/2 Hz) 00110 <sub>2</sub> : Slow blinking red 00111 <sub>2</sub> : Slow blinking weak red 01001 <sub>2</sub> : Blinking green (1 Hz) 01010 <sub>2</sub> : Blinking red 01011 <sub>2</sub> : Blinking red 01101 <sub>2</sub> : Fast blinking green (2 Hz) 01110 <sub>2</sub> : Fast blinking red | 000002 | r/w | | | | IDE activity 10011 <sub>2</sub> : IDE 1/2 Ethernet activity 11000 <sub>2</sub> : Ethernet 1 11001 <sub>2</sub> : Ethernet 2 11010 <sub>2</sub> : Ethernet 3 11011 <sub>2</sub> : Ethernet 4 11100 <sub>2</sub> : Ethernet 1/3 11101 <sub>2</sub> : Ethernet 1/3 11111 <sub>2</sub> : Ethernet 1/2/3/4 At all other values, the LED is OFF. | | | | 75 | Reserved | These bits are always zero. | | r | #### **LED Control Register 3** This register is used to switch between the different operation modes of LED 3. # Address: 1FF.F160.0112<sub>16</sub> Table 29: LED Control Register 3 | Bit | Name | Description | Default | Access | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 40 | LED_DISPLAY | VME activity 00000 <sub>2</sub> : Red: Universe II asserted VME SYSFAIL signal to the VMEbus. Green: Universe II accesses the VMEbus as master OFF: No VME SYSFAIL asserted and no activity of Universe User LED mode 00100 <sub>2</sub> : OFF 00001 <sub>2</sub> : Green 00010 <sub>2</sub> : Red | 000002 | r/w | | | | Ethernet activity 11000 <sub>2</sub> : Ethernet 1 11001 <sub>2</sub> : Ethernet 2 11010 <sub>2</sub> : Ethernet 3 11011 <sub>2</sub> : Ethernet 4 11100 <sub>2</sub> : Ethernet 1/3 11101 <sub>2</sub> : Ethernet 2/4 11111 <sub>2</sub> : Ethernet 1/2/3/4 At all other values, the LED is OFF. | | | | 75 | Reserved | These bits are always zero. | r | | # **LED Control Register 4** This register is used to switch between the different operation modes of LED 4. Address: 1FF.F160.0113<sub>16</sub> Table 30: LED Control Register 4 | Bit | Name | Description | Default | Access | |-----|-------------|---------------------------------------------|-----------|--------| | 40 | LED_DISPLAY | User LED mode | $00000_2$ | r/w | | | | 00000 <sub>2</sub> : OFF | | | | | | 00001 <sub>2</sub> : Green | | | | | | 00010 <sub>2</sub> : Red | | | | | | 00011 <sub>2</sub> : Weak red | | | | | | $00101_2$ : Slow blinking green (1/2 Hz) | | | | | | $00110_2$ : Slow blinking red | | | | | | 00111 <sub>2</sub> : Slow blinking weak red | | | | | | 01001 <sub>2</sub> : Blinking green (1 Hz) | | | | | | $01010_2$ : Blinking red | | | | | | 01011 <sub>2</sub> : Blinking weak red | | | | | | $01101_2$ : Fast blinking green (2 Hz) | | | | | | $01110_2$ : Fast blinking red | | | | | | 01111 <sub>2</sub> : Fast blinking weak red | | | | | | Ethernet activity | | | | | | 11000 <sub>2</sub> : Ethernet 1 | | | | | | 11001 <sub>2</sub> : Ethernet 2 | | | | | | 11010 <sub>2</sub> : Ethernet 3 | | | | | | 11011 <sub>2</sub> : Ethernet 4 | | | | | | 11100 <sub>2</sub> : Ethernet 1/3 | | | | | | 11101 <sub>2</sub> : Ethernet 2/4 | | | | | | 11111 <sub>2</sub> : Ethernet 1/2/3/4 | | | | | | At all other values, the LED is OFF. | | | | 75 | | These bits are always zero. | | r | # **External Failure Status Register** The External Failure Status register is used to receive information of external failure conditions: Overheating or power supply problems. All failure conditions can also be configured as an interrupt (refer to "Interrupt Registers" section). #### Address: 1FF.F160.0120<sub>16</sub> Table 31: External Failure Register | Bit | Name | Description | Default | Access | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | 10 | 0 | Reserved | $00_{2}$ | r | | 2 | TEMP_STAT | This bit reflects the state of the temperature sensor output. 0: The temperature sensor did not detect a temperature outside of the specified range. 1: The temperature sensor has detected a temperature outside of the specified range. | 02 | r | | 53 | 0 | Reserved | $000_{2}$ | r | | 6 | STAT<br>ACFAIL | This bit reflects the state of the VMEbus low active ACFAIL signal, i.e. whether a failure of the power supply occurred. 0: The ACFAIL# signal is inactive (high). 1: The ACFAIL# signal is active (low). | 02 | r | | 7 | STAT<br>SYSFAIL | This bit reflects the state of the VMEbus low active SYSFAIL signal, i.e. whether a failure of the power supply occurred. 0: The SYSFAIL# signal is inactive (high). 1: The SYSFAIL# signal is active (low). | 02 | r | # **Watchdog Timer Registers** The watchdog timer is used to reset the board after a defined time interval, if no software trigger occurred. Before the watchdog timer runs out, an interrupt will be generated if it is enabled in the Interrupt Enable Control register. To enable the watchdog, switch SW1–3 must be set to ON. For details, refer to section "" on page NO TAG. The watchdog starts with the first trigger of the watchdog trigger bit in the Watchdog Trigger register. After the watchdog is enabled, it is not possible to stop the watchdog. The watchdog timer can be configured to reset the board after a certain time interval which can vary between 125 ms and 1 hour. After reset, the time is set to 2.5 s for the reset and to 1.25 s for the interrupt, which is compatible to the SPARC/CPU-54. #### **Watchdog Timer Control Register** The Watchdog Timer Control register is used to set the time-out for the watchdog timer. Note: If the watchdog is running, you can only change the watchdog time to a smaller value. # Address: 1FF.F160.0130<sub>16</sub> Table 32: Watchdog Timer Control Register | Bit | Name | Description | Default | Access | |-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 40 | WDOG<br>LENGTH | These bits are used to set the time-out for the watchdog timer. The tolerance of the time delay is 100ppm or +10 ms/-10 ms whichever is greater. The values given below indicate: Time after which reset is initiated/Time after which interrupt is triggered 000002: 125 ms/62 ms 000102: 250 ms/125 ms 001002: 500 ms/250ms 001102: 1 s/500 ms 010002: 2.5 s/1.25ms 010102: 5s/3 s 011002: 10 s/8 s 011102: 30 s/25 s 100002: 1 min/50 s 100102: 3 min/2 min 101002: 5 min/4 min 101102: 10 min/8 min 110002: 20 min/18 min 110002: 30 min/25 min 111002: 60 min/50 min 111112: Watchdog timer off | 010002 | r/w | | 75 | | These bits are always zero. | | | # **Watchdog Timer Trigger Register** The Watchdog Timer Trigger register is used to trigger the watchdog timer. Address: 1FF.F160.0131<sub>16</sub> Table 33: Watchdog Timer Trigger Register | Bit | Name | Description | Access | |-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 20 | 1 | Reserved | W | | 3 | WDOG<br>TRIG | This bit is used to trigger the watchdog timer. If the watchdog is enabled through the switch SW1-3, the software must set this bit within the time period configured in the Watchdog Control register. If a watchdog interrupt is pending, it will be cleared by triggering the watchdog. 0: The watchdog timer is not triggered. 1: The watchdog timer is triggered. | W | | 74 | 1 | Reserved | w | #### **Watchdog Timer Status Register** The Watchdog Timer Status register reflects the watchdog timer status. Address: 1FF.F160.0134<sub>16</sub> Table 34: Watchdog Timer Status Register | Bit | Name | Description | Default | Access | |-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------| | 0 | STAT<br>WDOG | This bit reflects the status of the watchdog timer. 0: The watchdog timer has not reached the interrupt time. 1: The watchdog timer has exceeded the interrupt time. It is necessary to trigger the watchdog timer. | 02 | r | | 71 | 0 | Reserved | $0000000_2$ | r | # **Timer Registers** The timer can be used as two independent 16-bit countdown timers with a timer interval of $10~\mu s$ and a total maximum run-out time of 655.35 ms. Two independent interrupts are possible, which can be enabled or disabled (refer to "Interrupt Registers" section). A counter read-back register set is also available which always shows the correct timer value. Both timers can also be used as one 32-bit countdown timer with a timer interval of $10~\mu s$ and a total run-out time of 42949.67295 s or 11h, 55min, 49 s and 672.95 ms. In this mode only one interrupt is available and possible. The timer counts down from its initial value to zero in intervals of $10 \,\mu s$ . The initial value can be set by software from 1 to 65535 in the 16-bit mode or to 4294967295 in the 32-bit mode, which results in a timer period of $10 \,\mu s$ to 655.35 ms in 16-bit mode or 42949.67295 s in 32-bit mode. If the timer has reached zero, an interrupt is generated, if enabled, and the timer loads his initial value to count down again. The timer has eleven registers in total. The first register is used to control the timer mode, one register is used to clear timer overruns, one register is used to read the timer overrun status, four registers are used for setting the initial timer values and the last four registers are used to read the current value of the countdown timers. #### **Timer Control Register** This register is used to set up the timer. If the timer is set to zero, the timer is off and no interrupts are generated. However, the Timer Status register will not be cleared. The normal timer tolerance is 100 ppm. During the first countdown after the timer activation, however, the timer tolerance is increased to $10 \, \mu s$ . #### Address: 1FF.F160.0140<sub>16</sub> **Table 35:** *Timer Control Register* | Bit | Name | Description | Default | Access | |-----|----------|-----------------------------------------------------------------------------------------------------------------|----------|--------| | 0 | EN TIM1 | Controls timer 1<br>0: Timer disabled<br>1: Timer enabled | 02 | r/w | | 1 | EN MOD32 | Switches between two 16-bit-wide timers and one 32-bit-wide timer 0: 16-bit mode enabled 1: 32-bit mode enabled | 02 | r/w | | 23 | - | Reserved | $00_{2}$ | r | | 4 | EN TIM2 | Controls timer 2<br>0: Timer disabled<br>1: Timer enabled | 02 | r/w | | 75 | - | Reserved | 0002 | r | #### **Timer Clear Control Register** This register is used to control the status bits of both timers in the Timer Status register. # Address: 1FF.F160.0141<sub>16</sub> Table 36: Timer Clear Control Register | Bit | Name | Description | Access | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 0 | CLR TIM1 | Clears the status bits of timer 1 in the Timer Status register 0: Timer 1 status bits stay as they are. 1: Timer 1 status bits will be cleared. | W | | 31 | - | Reserved | w | | 4 | CLR TIM2 | Clears the status bits of timer 2 in the Timer Status register 0: Timer 2 status bits stay as they are. 1: Timer 2 status bits will be cleared. | W | | 75 | _ | Reserved | w | #### **Timer Status Register** The Timer Status register is used to recognize timer underrun conditions. # Address: 1FF.F160.0144<sub>16</sub> **Table 37:** Timer Status Register | Bit | Name | Description | Default | Access | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------| | 0 | STAT TIM1 | Indicates an underrun of timer 1. This can only occur if timer 1 is enabled and the initial value is greater than 0. 0: No underrun of timer 1 has occurred. 1: An underrun of timer 1 has occurred. | 02 | r | | 1 | ERR TIM1 | Indicates that more than one timer underruns without clearance have occurred. It is a status for a missed timer underrun and can only occur if timer 1 is enabled and the initial value is greater than 0. 0: No more than one timer underruns of timer 1 have occurred. 1: More than one timer underruns of timer 1 have occurred. | $0_2$ | r | | 23 | - | Reserved | $00_{2}$ | r | | 4 | STAT TIM2 | Indicates an underrun of timer 2. This can only occur if timer 2 is enabled, the initial value is greater than 0 and if the 16-bit mode is enabled. 0: No underrun of timer 2 has occurred. 1: An underrun of timer 2 has occurred. | 02 | r | | Bit | Name | Description | Default | Access | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------| | 5 | ERR TIM2 | Indicates that more than one timer underruns without clearance have occurred. It is a status for a missed timer underrun and can only occur, if timer 2 is enabled, the initial value is greater than 0 and if the 16-bit mode is enabled. 0: No more than one timer underruns of timer 2 have occurred. 1: More than one time underrun of timer 2 has occurred. | 02 | r | | 67 | Reserved | Reserved | $00_{2}$ | r | #### **Timer Initial Control Registers** The following four registers are used to set up the run-out time of both timers. The 32 bits are distributed as big endian, which means the first register (1FF.F160.0148) represents the bits 31..24 and so on. #### Address: 1FF.F160.0148<sub>16</sub> - 1FF.F160.014B<sub>16</sub> **Table 38:** *Timer Initial Control Registers* | Bit | Name | Description | Default | Access | |------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------| | 150 | TIMER2 INIT | Initialization time of timer 2 in 16-bit mode $0000_{16}$ : Timer disabled $0001_{16}$ : Timer run-out time is $10~\mu s$ FFFF $_{16}$ : Timer run-out time is 655.35 ms | 0000 <sub>16</sub> | r/w | | 3116 | TIMER1 INIT | Initialization time of timer 1 in 16-bit mode 0000 $_{16}$ : Timer disabled 0001 $_{16}$ : Timer run-out time is 10 $_{\mu s}$ FFFF $_{16}$ : Timer run-out time is 655.35 ms | 0000 <sub>16</sub> | r/w | | 310 | TIMER1 INIT | Initialization time of timer 1 in 32-bit mode 0000.0000 $_{16}$ : Timer disabled 0000.0001 $_{16}$ : Timer run-out time is 10 $_{\mu s}$ FFFF.FFFF $_{16}$ : Timer run-out time is 42949.67295 s | 000000001 | r/w | #### **Timer Counter Status Register** The following four registers are used to read the current timer value of both timers. The 32 bits are also distributed as big endian. To obtain the correct timer status when reading all two or four bytes of a timer, an 16-or 32-bit access is necessary. Address: 1FF.F160.014C<sub>16</sub> - 1FF.F160.014F<sub>16</sub> Table 39: Timer Counter Status Register | Bit | Name | Description | Default | Access | |------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------| | 150 | TIMER2<br>VALUE | Current value of timer 2 in 16-bit mode $0000_{16}$ : Timer 2 is not running. $0001_{16}$ : Timer 2 will initialize again during the next $10_{\mu \rm s}$ . 7FFF $_{16}$ : Timer 2 needs 327.67 ms until next initialization. FFFF $_{16}$ : Timer 2 needs 655.35 ms until next initialization. | 0000 <sub>16</sub> | r | | 3116 | TIMER1<br>VALUE | Current value of timer 1 in 16-bit mode $0000_{16}$ : Timer 1 is not running. $0001_{16}$ : Timer 1 will initialize again during the next $10_{\mu \rm s}$ . 7FFF $_{16}$ : Timer 1 needs 327.67 ms until next initialization. FFFF $_{16}$ : Timer 1 needs 655.35 ms until next initialization. | 0000 <sub>16</sub> | r | | 310 | TIMER1<br>VALUE | Current value of timer 1 in 32-bit mode $0000.0000_{16}$ : Timer 1 is not running. $0000.0001_{16}$ : Timer 1 will initialize again during the next $10_{\mu s}$ . $0000.7FFF_{16}$ : Timer 1 needs $327.67$ ms until next initialization. FFFF.FFFF $_{16}$ : Timer 1 needs $42949.67295$ s until next initialization. | 0000.0000 | r | # **Interrupt Registers** The interrupt registers are used to distribute all possible failures or status information to the UPA interrupt concentrator (UIC). The registers are the central areas to enable the interrupts and read back the status of a pending interrupt. Interrupts are cleared in different ways. The VME ACFAIL and SYSFAIL interrupts, which detect the deassertion of the respective signals, are cleared by writing a 1 to the respective bits in the Interrupt Pending Status Register. All other interrupts are cleared by setting/clearing bits in their respective control registers. In order to clear the timer 1 interrupt, for example, the bit CLR\_TIM1 in the Timer Clear Control register must be set to 1. #### **Interrupt Enable Control Register** This register is used to enable or disable the interrupt sources. Address: 1FF.F160.0180<sub>16</sub> Table 40: Interrupt Enable Control Register | Bit | Name | Description | Default | Access | |-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 0 | IE_WDT | Enables the watchdog timer interrupt. 0: Watchdog timer interrupt is disabled. 1: Watchdog timer interrupt is enabled. | 02 | r/w | | 1 | Reserved | This bit is always zero. | $0_2$ | r/w | | 2 | IE_TEMP | Enables the Temperature Interrupt. 0: Temperature interrupt is disabled. 1: Temperature interrupt is enabled. | 02 | r/w | | 3 | Reserved | This bit is always zero. | $0_2$ | r/w | | 4 | IE_TIMER1 | Enables the timer 1 interrupt. 0: Timer 1 interrupt is disabled. 1: Timer 1 interrupt is enabled. | 02 | r/w | | 5 | IE_TIMER2 | Enables the timer 2 interrupt. 0: Timer 2 interrupt is disabled. 1: Timer 2 interrupt is enabled. | 02 | r/w | | 6 | IE_ACFAIL | Enables the interrupt of the deassertion of the VMEbus ACFAIL signal. 0: ACFAIL interrupt is disabled. 1: ACFAIL interrupt is enabled. | 02 | r/w | | 7 | IE_SYSFAIL | Enables the interrupt of the deassertion of the VMEbus SYSFAIL signal. 0: SYSFAIL interrupt is disabled. 1: SYSFAIL interrupt is enabled. | 02 | r/w | #### **Interrupt Pending Status Register** This register reflects whether a certain interrupt is pending. Address: 1FF.F160.0184<sub>16</sub> Table 41: Interrupt Pending Status Register | Bit | Name | Description | Default | Access | |-----|----------|------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 0 | IP_WDT | Reflects if a Watchdog Timer Interrupt is pending 0: No Watchdog timer interrupt is pending. 1: The Watchdog timer interrupt is pending. | 02 | r | | 1 | Reserved | Reserved | $0_2$ | r | | Bit | Name | Description | Default | Access | |-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 2 | IP_TEMP | Reflects if a temperature interrupt is pending 0: No temperature interrupt is pending. The temperature senors did not detect a temperature that exceeds the actual limit. 1: The temperature interrupt is pending. The temperature sensor has detected a temperature above the actual limit. | 02 | r | | 3 | Reserved | Reserved | $0_2$ | r | | 4 | IP_TIMER1 | Reflects if a timer 1 interrupt is pending 0: No timer 1 interrupt is pending. 1: The timer 1 interrupt is pending. | 02 | r | | 5 | IP_TIMER2 | Reflects if a timer 2 interrupt is pending 0: No timer 2 interrupt is pending. 1: The timer 2 interrupt is pending. | 02 | r | | 6 | IP_ACFAIL | Reflects if a interrupt from the VMEbus ACFAIL signal is pending 0: No ACFAIL interrupt is pending. 1: The ACFAIL interrupt is pending. The interrupt can be cleared by writing a 1 to this bit. | 02 | r/w | | 7 | IP_SYSFAIL | Reflects if a interrupt from the VMEbus SYSFAIL signal is pending 0: No SYSFAIL interrupt is pending. 1: The SYSFAIL interrupt is pending. The interrupt can be cleared by writing a 1 to this bit. | 02 | r/w | # **Reset Register** The reset register is used to identify the last occurred reset. If all bits are cleared (0), the last reset was a power-on reset. Only one reset status bit can be active at the same time. Every reset clears the previous reset status bit. #### Address: 1FF.F160.01D4<sub>16</sub> Table 42: Reset Status Register | Bit | Name | Description | Default | Acces<br>s | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0 | RST KEY | Reflects whether the last reset has been generated by the front panel reset key 0: Front panel reset key has not been pressed. 1: Front panel reset key has been pressed. | 02 | r | | 1 | RST SW | Reflects whether the last reset has been generated through software inside the processor 0: No software reset has occurred. 1: Software reset has occurred. | 02 | r | | 2 | RST WD | Reflects whether the last reset has been generated through a watchdog timer time-out condition 0: No watchdog timer reset has been triggered. 1: The watchdog timer reset has been triggered. | 02 | r | | 3 | RST RTB | Reflects whether the last reset has been generated through a push-button reset on the board's IOBP 0: No push-button reset from the CPU board's IOBP has been triggered. 1: Push-button reset from the CPU board's IOBP has been triggered. | 02 | r | | 4 | RST VME | Reflects whether the last reset has been generated through a VMEbus reset 0: No VMEbus reset has been triggered. 1: VMEbus reset has been triggered. | 02 | r | | 5 | RST PMC | Reflects wheather the last reset has been generated through a PMC module 0: No PMC reset has been triggered. 1: PMC reset has been triggered. | 02 | r | | 76 | 0 | Reserved | 002 | r | # **Board Status Registers** The Board Status registers are used to identify the current configuration of the board. The switch settings can be read from two registers. #### Switch 1 and 2 Status Register This register is used to read the switch settings of switches 1 and 2. # Address: 1FF.F160.01E0<sub>16</sub> Table 43: Switch 1 and 2 StatusRegister | Bit | Name | Switch Setting/Functionality | Default | Access | |-----|-------|-----------------------------------------------------------------------------------------------------------------|----------------|--------| | 0 | SW1-1 | Flash memory write protection<br>0: ON (Flash memory writing enabled)<br>1: OFF (Flash memory writing disabled) | 12 | r | | 1 | SW1-2 | Boot device selection<br>0: ON (Boot from Flash memory)<br>1: OFF (Boot from PLCC PROM) | 1 <sub>2</sub> | r | | 2 | SW1-3 | Watchdog enabling<br>0: ON (Watchdog enabled)<br>1: OFF (Watchdog disabled) | 12 | r | | 3 | SW1-4 | Reset/Abort key enabling 0: ON (Reset/Abort key disabled) 1: OFF (Reset/Abort key enabled) | 1 <sub>2</sub> | r | | 4 | SW2-1 | User-defined Switch<br>0: ON<br>1: OFF | 12 | r | | 5 | SW2-2 | User-defined Switch<br>0: ON<br>1: OFF | 12 | r | | 6 | SW2-3 | User-defined switch<br>0: ON<br>1: OFF | 12 | r | | 7 | SW2-4 | User-defined switch<br>0: ON<br>1: OFF | 12 | r | #### Switch 3 and 4 Status Register This register is used to read the switch settings of switch SW3 and SW4. # Address: 1FF.F160.01E1<sub>16</sub> Table 44: Switch 3 and 4 Status Register | Bit | Name | Switch Setting/Functionality | Default | Access | |-----|-------|-----------------------------------------------------------------------------------------------|---------|--------| | 0 | SW3-1 | Enable termination for SCSI 1<br>0: ON (Termination disabled)<br>1: OFF (Termination enabled) | 12 | r | | 1 | SW3-2 | Enable termination for SCSI 2<br>0: ON (Termination disabled)<br>1: OFF (Termination enabled) | 12 | r | | Bit | Name | Switch Setting/Functionality | Default | Access | |-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 2 | SW3-3 | Enable termination for SCSI 3 (avaliable on I/O board) 0: ON (Termination disabled) 1: OFF (Termination enabled) | 12 | r | | 3 | SW3-4 | Reserved<br>0: ON<br>1: OFF | 12 | r | | 54 | SW4-2 and<br>SW4-1 | VME Slot 1 Detection<br>00 <sub>2</sub> : SW4-2 ON and SW4-1 ON (VME<br>slot 1 function)<br>10 <sub>2</sub> : SW4-2 OFF and SW4-1 ON (VME<br>slot 1 function)<br>01 <sub>2</sub> : SW4-1 OFF (Automatic VMEbus<br>slot 1 detection enabled) | 112 | r | | 6 | SW4-3 | External VMEbus SYSRESET function<br>0: ON (VMEbus SYSRESET does not<br>generate board reset)<br>1: OFF (VMEbus SYSRESET generates<br>board reset) | 12 | r | | 7 | SW4-4 | VMEbus SYSRESET generation 0: ON (board reset is not driven to VMEbus SYSRESET) 1: OFF (board reset is driven to VMEbus SYSRESET) | 12 | r | # **Board Configuration Status Register 1** This register reflects the hardware configuration of the CPU board. # Address: 1FF.F160.01E2<sub>16</sub> Table 45: Board Configuration Status Register 1 | Bit | Name | Description | Default | Access | |-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 10 | IO-PRESENT | These bits show whether an I/O board is plugged on the CPU board (if applicable). 0: No I/O board present 1: I/O board present 2: Reserved 3: Reserved | 002 | r | | 32 | IOBP-PRESE<br>NT | These bits are showing which type of the IOBP-CPU is plugged at the rear side of the CPU board. 0: No IOBP-CPU present 1: IOBP-CPU/3 present 2: IOBP-CPU/5 present 3: Reserved | 002 | r | | 4 | PMC1/2 VIO | This bit is set to 1 if the PMC modules 1 and 2 are configured with a VI/O of 5V (if applicable) 0: PMC1/2 have a VI/O of 3.3V 1: PMC1/2 have a VI/O of 5V | 02 | r | | 5 | PMC3/4 VIO | This bit is set to 1 if the PMC modules 3 and 4 are configured with a VI/O of 5V (if applicable) 0: PMC3/4 have a VI/O of 3.3V 1: PMC3/4 have a VI/O of 5V | 02 | r | | 6 | FKBD/MSE-P<br>RESENT | This bit shows which type of keyboard/mouse is plugged into the front connector. 0: No SUN style keyboard/mouse or a PS/2 style keyboard/mouse is plugged into the front connector. 1: A SUN style keyboard/mouse is plugged into the front connector. | $0_2$ | r | | 7 | RKBD/MSE-P<br>RESENT | This bit shows which type of keyboard/mouse is plugged into the rear connector. 0: No SUN style keyboard/mouse or a PS/2 style keyboard/mouse is plugged into the rear connector. 1: A SUN style keyboard/mouse is plugged into the rear connector. | 02 | r | #### **Board Configuration Status Register 2** This register gives information about additional board conditions. Address: 1FF.F160.01E3<sub>16</sub> **Table 46:** Board Configuration Status Register 2 | Bit | Name | Description | Default | Access | |-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 0 | PMC_EREAD<br>Y | This bit shows the initialization status of a non monarch processor PMC module. PMC_EREADY is a wired OR signal of all PMC modules. 0: At least one of the PMC modules has not completed its initialization cycle. 1: All PMC modules have completed their initialization and are able to respond to configuration cycles from the host processor. | 12 | r | | 71 | - | Reserved | 0000000 | r | # **Hardware Revision Register** The Hardware Revision register is used to identify current PCB and FPGA revision. Address: 1FF.F160.01EF<sub>16</sub> Table 47: Hardware Revision Register | Bit | Name | Description | Access | |-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 70 | HW REVISION | Status of the Board $00_{16}$ : PCB revision: 1.0 and FPGA revision: $0_{16}$ $01_{16}$ : PCB revision: 1.0 and FPGA revision: $1_{16}$ $02_{16}$ : PCB revision: 1.0 and FPGA revision: $2_{16}$ $10_{16}$ : PCB revision: 1.1 and FPGA revision: $10_{16}$ $11_{16}$ : PCB revision: 1.1 and FPGA revision: $11_{16}$ $12_{16}$ : PCB revision 1.2 and FPGA revision $12_{16}$ $13_{16}$ – FE $_{16}$ : Reserved FF $_{16}$ : No valid hardware revision | r | # **I2C Registers** The I<sup>2</sup>C registers implemented in the FPGA are used to access the local I<sup>2</sup>C bus for the SPD, BIBs and temperature sensors. #### Address: 1FF.F160.01FE<sub>16</sub> **Table 48:** *I2C 1 Register* | Bit | Name | Description | Default | Access | |-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | 0 | I2C-DATAIN<br>1 | This register bit reflects the current status of the I <sup>2</sup> C-1 data line. 0: I <sup>2</sup> C-1 dataline is 0. 1: I <sup>2</sup> C-1 dataline is 1. | - | r | | 1 | I2C-CLK1 | This bit corresponds to the I <sup>2</sup> C clock line and must be set by software to toggle the I2C clock. 0: I <sup>2</sup> C-1 clock is 0. 1: I <sup>2</sup> C-1 clock is 1. | - | w | | 2 | I2C-DATAO<br>UT1 | This bit is used by software to write to the I <sup>2</sup> C dataline. 0: The I <sup>2</sup> C-1 dataline is driven low. 1: The I <sup>2</sup> C-1 dataline is driven high by an external pull-up. | 12 | r/w | | 73 | _ | Reserved | $00000_2$ | r/w | # Address: 1FF.F160.01FF<sub>16</sub> **Table 49:** *I2C 2 Register* | Bit | Name | Description | Default | Access | |-----|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------| | 0 | I <sup>2</sup> C-DATAIN2 | This register bit reflects the current status of the I <sup>2</sup> C-2 data line. 0: I <sup>2</sup> C-2 dataline is 0. 1: I <sup>2</sup> C-2 dataline is 1. | - | r | | 1 | I <sup>2</sup> C-CLK2 | This bit corresponds to the I <sup>2</sup> C clock line and must be set by software to toggle the I <sup>2</sup> C clock. 0: I <sup>2</sup> C-2 clock is 0. 1: I <sup>2</sup> C-2 clock is 1. | - | W | | 2 | I <sup>2</sup> C-DATAOU<br>T2 | This bit is used by software to write to the I <sup>2</sup> C dataline. 0: The I <sup>2</sup> C-2 dataline is driven low. 1: The I <sup>2</sup> C-2 dataline is driven high by an external pull-up. | 1 | r/w | | 73 | - | Reserved | 000002 | r/w | # A # **Troubleshooting** Troubleshooting Error List # **Error List** A typical VMEbus system is highly sophisticated. This chapter can be taken as an error list for detecting erroneous system configurations and strange behaviors. It cannot replace a serious and sophisticated presales and postsales support during application development. If it is not possible to fix a problem with the help of this chapter, contact your local sales representative or Field Application Engineer (FAE) for further support. | Problem | Possible Reason | Solution | |------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Board does not work | The 5V backplane voltage is too low. | Check that all backplane voltages are within their specific ranges. Check that power supply is capable to drive the respective loads. | | Board does not work<br>(LED1 is OFF and LED3 shines<br>weak red) | The 12V backplane voltage is missing or too low. | Check that all backplane voltages are within their specific ranges. Check that the power supply is capable to drive the respective loads. | | Board does not start<br>(LED1 blinks green and LED3 is<br>OFF) | No OpenBoot code was found. | Insert a valid PLCC<br>OpenBoot PROM and set<br>switch 1-2 to OFF.<br>If you are sure to have a<br>valid OpenBoot code in<br>the flash memory, set the<br>switch 1-2 to ON. | | VME transfers have failures | There are no or more than one board in the VME system configured as slot 1. | Check all boards for their slot 1 configuration. Only one board must be configured as slot 1. Set switch SW4–1 of the board to OFF for an automatic slot 1 detection. | | | VME connectors defect | Check VME P1 and P2 connectors for bent or broken pins. Adjust bend pins, if possible, or replace board. | Error List Troubleshooting | Problem | Possible Reason | Solution | |---------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VMEbus timeout too short | Increase the timeout of<br>the Bus Timer. The<br>VMEbus handles<br>abnormal bus cycles by<br>asserting the BERR<br>signal. The timeout<br>should be longer than<br>the longest expected bus<br>cycle. | | Board does not boot | Wrong boot device | Check the OpenBoot property boot-device. This property must be set to the device (disk, net, cdrom) from which you want to boot. Use the commands probe-scsi and probe-ide to examine the system for boot devices | | | SCSI bus not terminated | Check the SCSI cable for proper termination. Check also switch SW-3 of the board for correct SCSI bus termination. | # B # **Battery Exchange** Battery Exchange Battery Exchange # **Battery Exchange** The battery provides data retention of seven years summing up all periods of actual data use. Force Computers therefore assumes that there usually is no need to exchange the battery except, for example, in case of long-term spare part handling. #### Caution - Board/System damage Incorrect exchange of lithium batteries can result in a hazardous explosion. Therefore, exchange the battery as described in this chapter. - Data loss If the battery does not provide enough power anymore, the RTC is initialized and the data in the NVRAM is lost. Therefore, exchange the battery before seven years of actual battery use have elapsed. - Data loss Exchanging the battery always results in data loss of the devices which use the battery as power backup. Therefore, back up affected data before exchanging the battery. - Data loss If installing another battery type than is mounted at board delivery may cause data loss since other battery types may be specified for other environments or may have a shorter lifetime. Therefore, only use the same type of lithium battery as is already installed. # **Exchange Procedure** 1. If battery is covered by I/O board, remove I/O board first #### Caution PCB and battery holder damage Removing the battery with a screw driver may damage the PCB or the battery holder. To prevent this damage, do not use a screw driver to remove the battery from its holder. Battery Exchange Battery Exchange - 2. Exchange battery - 3. When installing new battery, ensure that battery connectors fit sockets on CPU board - 4. Install battery in such a way that the dot marked on top of battery covers dot marked on chip. 5. If necessary, reinstall I/O board # Index | A | |-----------------------| | Aborting the board | | В | | Danner | | CPU features70 | | <b>D</b><br>devalias | | E<br>exit90 | | <b>H</b><br>Hard disk | | | | nterrupt concept | | I <sub>2</sub> C Devices | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>L</b> LED stati | | <b>M</b> Memory module | | OBDIAG | | PMC module 40 Primary PCI bus 72 printenvs 90 probe-ide 93 probe-ide-all 93 probe-scsi 93 probe-scsi-all 93 PS/2 splitter adapter cable 59 | | R Resetting the board | | S SCSI termination 72 Secondary PCI bus 74 setenv 90 show-devs 97 | | T Temperature sensor | | V versions | | W watch-clock | # **Product Error Report** | Product: | Serial No.: | |-----------------------------------------------|---------------------------------| | Date Of Purchase: | Originator: | | Company: | Point Of Contact: | | Tel.: | Ext.: | | Address: | | | | | | | | | Present Date: | | | Affected Product: | Affected Documentation: | | O Hardware O Software O Systems | O Hardware O Software O Systems | | Error Description: | | | - | | | | | | | | | | | | | | | | | | | | | This Area to Be Completed by Force Computers: | | | Date: | | | PR#: | | | Responsible Dept.: | | | O Marketing O Production | | | O Eng. (Board) O Eng. (Systems) | | Send this report to the nearest Force Computers headquarter listed on the address page.